

# RE01 1500KB, 256KB Group

# CMSIS Driver R\_SPI Specifications

# **Summary**

This document describes the detailed specifications of the SPI driver provided in the RE01 1500KB and 256KB Group CMSIS software package (hereinafter called the SPI driver).

# **Target Device**

RE01 1500KB Group RE01 256KB Group

# Contents

| 1.  | Over  | view                                           | 4  |
|-----|-------|------------------------------------------------|----|
| 2.  | Drive | er Configuration                               | 4  |
| 2.1 |       | e Configuration                                |    |
| 2.2 | Dri   | ver APIs                                       | 6  |
| 2.3 | Pir   | n Configuration                                | 11 |
| 2.4 | Co    | mmunication Control and NVIC Interrupt Setting | 12 |
| 2.5 | Ma    | cro and Type Definitions                       | 14 |
| 2   | .5.1  | SPI Control Command Definitions                | 14 |
| 2   | .5.2  | SPI-Specific Error Code Definitions            | 17 |
| 2   | .5.3  | SSL Signal Definitions                         | 18 |
| 2   | .5.4  | SPI Event Code Definitions                     | 18 |
| 2.6 | Str   | ucture Definitions                             | 19 |
| 2   | .6.1  | ARM_SPI_STATUS Structure                       | 19 |
| 2   | .6.2  | ARM_SPI_CAPABILITIES Structure                 |    |
| 2.7 | Sta   | ate Transitions                                | 20 |
| 3.  | Desc  | criptions of Driver Operations                 | 22 |
| 3.1 |       | ister Mode                                     |    |
| 3   | .1.1  | Initial Setting Procedure for Master Mode      | 22 |
| 3   | .1.2  | Transmission in Master Mode                    | 23 |
| 3   | .1.3  | Reception in Master Mode                       | 27 |
| 3   | .1.4  | Transmission and Reception in Master Mode      | 31 |
| 3.2 | Sla   | ave Mode                                       | 35 |
| 3   | .2.1  | Initial Setting Procedure for Slave Mode       | 35 |
| 3   | .2.2  | Transmission in Slave Mode                     | 36 |
| 3   | .2.3  | Reception in Slave Mode                        | 40 |
| 3   | .2.4  | Transmission and Reception in Slave Mode       | 44 |
| 3.3 | Co    | nfigurations                                   | 48 |
| 3   | .3.1  | Transmission Control Setting                   | 48 |
| 3   | .3.2  | Reception Control Setting                      |    |
| 3   | .3.3  | SPTI Interrupt Priority Level                  | 48 |
| 3   | .3.4  | SPRI Interrupt Priority Level                  | 49 |
| 3   | .3.5  | SPII Interrupt Priority Level                  |    |
|     | .3.6  | SPEI Interrupt Priority Level                  |    |
|     | .3.7  | SPTEND Interrupt Priority Level                |    |
|     | .3.8  | Definition of Software-Controlled SSL Pin      |    |
| 3   | .3.9  | Function Allocation to RAM                     | 50 |
| 4.  | Deta  | iled Information of Driver                     | 51 |
| 4.1 | Fu    | nction Specifications                          | 51 |
| 4   | .1.1  | ARM_SPI_GetVersion Function                    | 51 |
| 4   | .1.2  | ARM_SPI_GetCapabilities Function               | 52 |
| 4   | .1.3  | ARM_SPI_Initialize Function                    | 53 |
| 4   | .1.4  | ARM_SPI_Uninitialize Function                  | 55 |
| 4   | .1.5  | ARM_SPI_PowerControl Function                  | 57 |



| 4.1.6 ARM_SPI_Send Function                               | 59  |
|-----------------------------------------------------------|-----|
| 4.1.7 ARM_SPI_Receive Function                            | 62  |
| 4.1.8 ARM_SPI_Transfer Function                           | 65  |
| 4.1.9 ARM_SPI_GetDataCount Function                       | 68  |
| 4.1.10 ARM_SPI_Control Function                           | 69  |
| 4.1.11 ARM_SPI_GetStatus Function                         | 74  |
| 4.1.12 spi_set_init_master Function                       | 75  |
| 4.1.13 spi_set_init_slave Function                        | 77  |
| 4.1.14 spi_set_init_common Function                       | 78  |
| 4.1.15 rspi_baud_set Function                             | 81  |
| 4.1.16 spi_set_regs_clear Function                        | 83  |
| 4.1.17 spi_init_register Function                         | 84  |
| 4.1.18 spi_interrupt_disable Function                     | 85  |
| 4.1.19 spi_ir_flag_clear Function                         | 87  |
| 4.1.20 check_tx_available Function                        | 89  |
| 4.1.21 check_rx_available Function                        | 92  |
| 4.1.22 spi_transmit_stop Function                         | 95  |
| 4.1.23 spi_send_setting Function                          | 97  |
| 4.1.24 spi_receive_setting Function                       | 100 |
| 4.1.25 dma_config_init Function                           | 102 |
| 4.1.26 spti_handler Function                              | 103 |
| 4.1.27 spri_handler Function                              | 105 |
| 4.1.28 spii_handler Function                              | 106 |
| 4.1.29 spei_handler Function                              | 107 |
| 4.1.30 sptend_handler Function                            | 109 |
| 4.2 Macro and Type Definitions                            | 110 |
| 4.2.1 Macro Definition List                               | 110 |
| 4.3 Structure Definitions                                 | 112 |
| 4.3.1 st_spi_resources_t Structure                        | 112 |
| 4.3.2 st_spi_transfer_info_t Structure                    | 113 |
| 4.3.3 st_spi_info_t Structure                             | 114 |
| 4.3.4 st_spi_reg_buf_t Function                           | 115 |
| 4.4 Data Table Definitions                                | 115 |
| 4.4.1 Data Table for Bit Rate Division Setting            | 115 |
| 4.5 Calling External Functions                            | 116 |
| 5. Usage Notes                                            | 110 |
| <u> </u>                                                  |     |
|                                                           |     |
| <u> </u>                                                  |     |
| <u> </u>                                                  |     |
| 5.4 Timeout for clearing interrupt enable bit 0           |     |
| 5.5 Power supply open control register (VOCR) setting     |     |
| 5.6 Resuming communication in slave mode and CPHA0        |     |
| 5.7 SSL signal control during multiple data communication |     |
| 6. Reference Documents                                    | 125 |
| Revision History                                          | 126 |
|                                                           |     |



#### 1. Overview

This is an SPI driver for RE01 1500KB and 256KB Group devices and is compliant with the ARMS's basic CMSIS software standard. This driver uses the following peripheral functions.

Table 1-1 Peripheral functions used by the R\_SPI driver

| Peripheral functions                  | Description                                                                                                            |
|---------------------------------------|------------------------------------------------------------------------------------------------------------------------|
| Serial peripheral interface (SPI)     | Uses SPI to achieve SPI communication (4-wire) or clock synchronous communication (3-wire)                             |
| Data transfer controller (DTC) (Note) | When DTC control is selected, DTC is used to write data to the SPI data register (SPDR) and read data from the SPDR.   |
| DMA controller (DMAC)<br>(Note)       | When DMAC control is selected, DMAC is used to write data to the SPI data register (SPDR) and read data from the SPDR. |

Note. Used only when DMAC or DTC is specified for communication control. For details, refer to "2.4 Communication Control and NVIC Interrupt Setting".

# 2. Driver Configuration

This chapter describes the information required for using this driver.

## 2.1 File Configuration

The SPI driver conforms to the CMSIS driver package specification and consists of six files: "Driver\_SPI.h" in the ARM CMSIS file storage directory," r\_spi\_cmsis\_api.c", "r\_spi\_cmsis\_api.h", "r\_spi\_cfg.h", "pin.c", and "pin.h", in the vendor-specific file storage directory. The functions of the files are shown in Table 2-1, and the file configuration is shown in Figure 2-1.

Table 2-1 Functions of R\_SPI Driver Files

| File Name         | Description                                                                      |  |  |
|-------------------|----------------------------------------------------------------------------------|--|--|
| Driver_SPI.h      | CMSIS Driver standard header file.                                               |  |  |
| r_spi_cmsis_api.c | Driver source file.                                                              |  |  |
|                   | This provides the main function of the driver.                                   |  |  |
|                   | To use the SPI driver, you must build this file.                                 |  |  |
| r_spi_cmsis_api.h | i.h Driver header file.                                                          |  |  |
|                   | The macro, type, and prototype declarations used in the driver are defined here. |  |  |
| r_spi_cfg.h       | cfg.h Configuration definition file.                                             |  |  |
|                   | This provides the configuration definitions that can be modified by the user.    |  |  |
| pin.c             | Pin setting file.                                                                |  |  |
|                   | This provides pin assignment processing for the driver.                          |  |  |
| pin.h             | Pin setting header file.                                                         |  |  |



Figure 2-1 File Configuration of SPI Driver

RENESAS

#### 2.2 Driver APIs

The SPI driver provides channel-specific instances. To use this driver, access APIs by using function pointers to each instance. The list of the SPI driver instances, examples of instance declaration, and the APIs contained in the instance are shown in Table 2-2, Figure 2-2, and Table 2-3. Examples of access to the SPI driver are shown in Figure 2-3 and Figure 2-4.

Table 2-2 List of SPI Driver Instances

| Instance                   | Description             |
|----------------------------|-------------------------|
| ARM_DRIVER_SPI Driver_SPI0 | Instance for using SPI0 |
| ARM_DRIVER_SPI Driver_SPI1 | Instance for using SPI1 |

```
#include "R_Driver_SPI.h"

// SPI driver instance ( SPI0 )
extern ARM_DRIVER_SPI Driver_SPI0;
ARM_DRIVER_SPI *spi0Drv = &Driver_SPI0;
```

Figure 2-2 Example of SPI Driver Instance Declaration

Table 2-3 SPI Driver APIs

| API             | Description                                                                                                                                                                            | Reference |
|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| Initialize      | Initializes the SPI driver (initializes RAM, registers interrupts with NVIC, and releases resource lock).  When the DMA is used for transmission/reception, It also                    | 4.1.3     |
|                 | initializes the DMA module.                                                                                                                                                            |           |
| Uninitialize    | Releases the SPI driver (releases the pins and transitions to the module stop state)                                                                                                   | 4.1.4     |
|                 | It will also cause a transition to the module stop state if the SPI is not in the state after transitioning to the module start state, then initializing registers and releasing pins. |           |
|                 | It will also release the DMA driver if the DMA is used for transmission/reception.                                                                                                     |           |
| PowerControl    | Releases the SPI from the module stop state or causes a transition to the state.                                                                                                       | 4.1.5     |
| Send            | Starts transmission.                                                                                                                                                                   | 4.1.6     |
| Receive         | Starts reception.                                                                                                                                                                      | 4.1.7     |
| Transfer        | Starts transmission/reception.                                                                                                                                                         | 4.1.8     |
| GetDataCount    | Obtains transmit/receive data count.                                                                                                                                                   | 4.1.9     |
| Control         | Executes the control commands of the SPI.                                                                                                                                              | 4.1.10    |
|                 | For the control commands, see section 2.4.1, SPI Control Command Definitions.                                                                                                          |           |
| GetStatus       | Obtains the status of the SPI.                                                                                                                                                         | 4.1.11    |
| GetVersion      | Obtains the version of the SPI driver.                                                                                                                                                 | 4.1.1     |
| GetCapabilities | Obtains the capabilities of the SPI driver.                                                                                                                                            | 4.1.2     |

Table 2-4 List of SPI Control Command Capability Setting Definitions

| Command                      | Description                                                  |
|------------------------------|--------------------------------------------------------------|
| ARM_SPI_MODE_INACTIVE        | Causes the SPI to transition to the inactive state, and      |
|                              | configures the pins.                                         |
|                              | Initializes the SPI settings.                                |
| ARM_SPI_MODE_MASTER          | Initializes the SPI in master mode, and configures the pins. |
|                              | Should be specified in combination with an SS operation      |
|                              | selection definition, frame format definition, data length   |
|                              | definition, and bit order definition.                        |
|                              | Specify a baud rate for the second argument.                 |
| ARM_SPI_MODE_SLAVE           | Initializes the SPI in slave mode, and configures the pins.  |
|                              | Should be specified in combination with an SS operation      |
|                              | selection definition, frame format definition, data length   |
|                              | definition, and bit order definition.                        |
| ARM_SPI_SET_BUS_SPEED        | Sets the transfer speed.                                     |
|                              | Specify a baud rate as the second argument.                  |
| ARM_SPI_GET_BUS_SPEED        | Obtains the transfer speed.                                  |
| ARM_SPI_SET_DEFAULT_TX_VALUE | Sets the transmit data (default data) to be output during    |
|                              | reception.                                                   |
|                              | Set the default data value as the second argument.           |
| ARM_SPI_CONTROL_SS           | Controls the SSL0 pin.                                       |
|                              | Set either of the following values as the second argument.   |
|                              | ARM_SPI_SS_INACTIVE: SSL0 pin = inactive                     |
|                              | ARM_SPI_SS_ACTIVE: SSL0 pin = active                         |
| ARM_SPI_ABORT_TRANSFER       | Aborts communication.                                        |
| ARM_SPI_MODE_MASTER_SIMPLEX  | Disabled (Note)                                              |
| ARM_SPI_MODE_SLAVE_SIMPLEX   | Disabled (Note)                                              |

Note: Not supported by the SPI driver. If this definition is specified in the Control function, ARM\_DRIVER\_ERROR\_UNSUPPORTED will be returned.

All the capabilities required for initializing the SPI in master or slave mode should be specified when setting the mode by using the Control function.

#### Example:

Initializes the SPI in master mode with the following settings:

SPI operation: Slave select control output controlled by hardware

Clock polarity: RSPCK is low in idle state
Clock phase: Data sampling on rising edge

Data change on falling edge

8-bit data length MSB first

R01AN4728EJ0105 Rev.1.05

Apr.17.2020

100 kbps

spi0Drv -> Control(ARM\_SPI\_MODE\_MASTER | ARM\_SPI\_SS\_MASTER\_HW\_OUTPUT | ARM SPI MSB LSB | ARM SPI CPOL0 CPHA0 | ARM SPI DATA BITS(8), 100000);

Table 2-5 to Table 2-8 list the capabilities that can be specified with the SPI, and Figure 2-3 and Figure 2-4 show the coding examples for accessing the SPI in each mode. If the capability is not specified, default value will be effective for the capability.

Table 2-5 List of SS Operation Definitions

| Definition                         | Description                                                                     |
|------------------------------------|---------------------------------------------------------------------------------|
| ARM_SPI_SS_MASTER_UNUSED (default) | Does not use the SSL signals during master operation.                           |
| ARM_SPI_SS_MASTER_SW               | During master operation, uses slave select control through software control.    |
| ARM_SPI_SS_MASTER_HW_OUTPUT        | During master operation, outputs slave select control through hardware control. |
| ARM_SPI_SS_MASTER_HW_INPUT         | Disabled (Note)                                                                 |
| ARM_SPI_SS_SLAVE_HW                | During slave operation, monitors slave select input through hardware control.   |
| ARM_SPI_SS_SLAVE_SW                | During slave operation, monitors slave select input through software control.   |

Note: Not supported by the RE01 SPI driver.

Table 2-6 List of SPI Frame Format Definitions

| Definition                    | Description                                                                   |
|-------------------------------|-------------------------------------------------------------------------------|
| ARM_SPI_CPOL0_CPHA0 (default) | Clock polarity (0): RSPCK is low in idle state.                               |
|                               | Clock phase (0): Data is sampled on rising edge, and changes on falling edge. |
| ARM_SPI_CPOL0_CPHA1           | Clock polarity (0): RSPCK is low in idle state.                               |
|                               | Clock phase (1): Data changes on rising edge, and is                          |
|                               | sampled on falling edge.                                                      |
| ARM_SPI_CPOL1_CPHA0           | Clock polarity (1): RSPCK is high in idle state.                              |
|                               | Clock phase (0): Data is sampled on rising edge, and                          |
|                               | changes on falling edge.                                                      |
| ARM_SPI_CPOL1_CPHA1           | Clock polarity (1): RSPCK is high in idle state.                              |
|                               | Clock phase (1): Data changes on rising edge, and is                          |
|                               | sampled on falling edge.                                                      |
| ARM_SPI_TI_SSI                | Disabled (Note)                                                               |
| ARM_SPI_MICROWIRE             | Disabled (Note)                                                               |

Note: Not supported by the RE01 SPI driver.

Table 2-7 List of Data Length Definitions

| Definition            | Description                                                 |
|-----------------------|-------------------------------------------------------------|
| ARM_SPI_DATA_BITS (n) | For n, specify the data length in bits to be used.          |
|                       | Data length can be selected from among 8 to 16, 20, 24, and |
|                       | 32.                                                         |

Table 2-8 List of Bit Order Definitions

| Definition                | Description |
|---------------------------|-------------|
| ARM_SPI_MSB_LSB (default) | MSB first   |
| ARM_SPI_LSB_MSB           | LSB first   |

```
#include "Driver_SPI.h"
static void spi_callback (uint32_t event);
// SPI driver instance ( SPI0 )
extern ARM DRIVER SPI Driver SPI0;
ARM_DRIVER_SPI *spi0Drv = &Driver_SPI0;
// Receive Buffer
static uint8_t tx_data[3] = {0x01, 0x02, 0x03};
static uint8_t rx_data[3];
main()
                                                    /* Initialize the SPI driver */
   (void)spi0Drv->Initialize(spi_callback);
   (void)spi0Drv->PowerControl(ARM_POWER_FULL);
                                                      /* Release the SPI from module stop state
*/
   (void)spi0Drv->Control(ARM_SPI_MODE_MASTER |
                                                      /* Master mode */
                                                      /* Clock polarity: 0, clock phase: 0 */
                    ARM_SPI_CPOL0_CPHA0 |
                    ARM SPI LSB MSB |
                                                      /* LSB first */
                    ARM_SPI_SS_MASTER_HW_OUTPUT |
                                                     /* Slave select control by HW */
                    ARM_SPI_DATA_BITS(8),
                                                      /* Data length: 8 bits */
                    100000));
                                                      /* Transfer rate: 100kbps */
   (void)spi0Drv-> Transfer (&tx_data[0], &rx_data[0], 3); /* Start 3-byte transmission/reception */
   while(1);
}
* callback function
                ************************************
static void spi_callback(uint32_t event)
   switch( event )
      case ARM SPI EVENT TRANSFER COMPLETE:
         /* Describe the processing to be performed when communication terminates normally */
      break;
      case ARM SPI EVENT DATA LOST:
      //case ARM_SPI_EVENT_MODE_FAULT:
      default:
          /* Describe the processing to be performed when a communication error occurs (Note) */
      break;
  /* End of function spi_callback() */
```

Figure 2-3 Example of Access to SPI Driver (Master Mode)

Note: An ARM\_SPI\_EVENT\_MODE\_FAULT event does not occur for this driver.

```
#include "Driver_SPI.h"
static void spi_callback (uint32_t event);
// SPI driver instance ( SPI0 )
extern ARM DRIVER SPI Driver SPI0;
ARM_DRIVER_SPI *spi0Drv = &Driver_SPI0;
// Receive Buffer
static uint8_t tx_data[3] = {0x01, 0x02, 0x03};
static uint8_t rx_data[3];
main()
   (void)spi0Drv->Initialize(spi_callback);
                                                            /* Initialize the SPI driver */
   (void)spi0Drv->PowerControl(ARM_POWER_FULL);
                                                            /* Release the SPI from module stop state
*/
   (void)spi0Drv->Control(ARM_SPI_MODE_SLAVE |
                                                            /* Slave mode */
                                                            /* Clock polarity: 0, clock phase: 0 */
                      ARM SPI_CPOL0_CPHA0 |
                      ARM SPI LSB MSB |
                                                            /* LSB first */
                      ARM_SPI_SS_SLAVE_HW |
                                                            /* Monitor the slave select input controlled
by HW */
                      ARM_SPI_DATA_BITS(8),
                                                            /* Data length: 8 bits */
                      100000);
                                                             /* Transfer rate: 100kbps */
   (void)spi0Drv-> Transfer (&tx_data[0], &rx_data[0], 3)
                                                                       /* Start 3-byte
transmission/reception */
   while(1);
}
* callback function
static void spi_callback(uint32_t event)
   switch( event )
       case ARM_SPI_EVENT_TRANSFER_COMPLETE:
           /* Describe the processing to be performed when communication terminates normally */
       break;
       case ARM_SPI_EVENT_DATA_LOST:
       //case ARM_SPI_EVENT_MODE_FAULT:
       default:
           /* Describe the processing to be performed when a communication error occurs (Note) */
       break;
   }
   /* End of function spi_callback() */
```

Figure 2-4 Example of Access to SPI Driver (Slave Mode)

Note: An ARM\_SPI\_EVENT\_MODE\_FAULT event does not occur for this driver.

#### 2.3 Pin Configuration

The pins to be used by this driver are set and released with the R\_RSPI\_Pinset\_CHn (n=0, 1) and R\_RSPI\_Pinclr\_CHn functions in pin.c. The R\_RSPI\_Pinset\_CHn function is called when transmission or reception is enabled by the Control function. The R\_RSPI\_Pinclr\_CHn function is called when transmission or reception is disabled by the Control, PowerControl or Uninitialize function.

Select the pin to be used by editing the R\_RSPI\_Pinset\_CHn and R\_RSPI\_Pinclr\_CHn (n = 0, 1) functions of pin.c. For details on pin settings, see "5.2 Pin Configuration".

Pin names of SPI function have added \_A, \_B, \_C, and \_D suffixes. When assigning SPI functions, select the functional pins with the same suffix. (note)

Note. In the case of SPI function, the same signal names are present with the suffixes "\_A", "\_B" "\_C" and "\_D" attached. These indicate groups in terms of timing adjustment, and signals from different groups cannot be used at the same time. The exceptions are the RSPCKA\_C and MOSIA\_C signals for the SPI and the SSLBO D signal, which can be used at the same time as signals from group B.

## 2.4 Communication Control and NVIC Interrupt Setting

The SPI driver uses the interrupt handling process by default for transmission control (writing transmit data to the transmit buffer) and reception control (storing receive data in the specified buffer). Changing the set values of the transmission/reception control definition in r\_spi\_cfg.h allows the use of the DMAC or DTC to control transmission and reception.

Table 2-10 lists the definitions to set the transmission and reception control methods, and Table 2-11 lists the definitions of the transmission/reception control methods.

Table 2-9 Definitions to Set Transmission/Reception Control Methods (n = 0, 1)

| Definition            | Initial Value      | Description                |
|-----------------------|--------------------|----------------------------|
| SPIn_TRANSMIT_CONTROL | SPI_USED_INTERRUPT | SPIn transmission control  |
|                       |                    | (Initial value: interrupt) |
| SPIn_RECEIVE_CONTROL  | SPI_USED_INTERRUPT | SPIn reception control     |
|                       |                    | (Initial value: interrupt) |

Table 2-10 Definitions of Transmission/Reception Control Methods

| Definition         | Value   | Description                                           |
|--------------------|---------|-------------------------------------------------------|
| SPI_USED_INTERRUPT | (0)     | Uses an interrupt for transmission/reception control. |
| SPI_USED_DMAC0     | (1<<0)  | Uses DMAC0 for transmission/reception control.        |
| SPI_USED_DMAC1     | (1<<1)  | Uses DMAC1 for transmission/reception control.        |
| SPI_USED_DMAC2     | (1<<2)  | Uses DMAC2 for transmission/reception control.        |
| SPI_USED_DMAC3     | (1<<3)  | Uses DMAC3 for transmission/reception control.        |
| SPI_USED_DTC       | (1<<15) | Uses DTC for transmission/reception control.          |

It is necessary to register the interrupts used for communication control with the nested vectored interrupt controller (hereinafter referred to as NVIC) in r\_system\_cfg.h. For details, refer to "Setting Interrupts (NVIC)" in the RE01 1500KB, 256KB Group Getting Started Guide to Development Using CMSIS Package.

Table 2-12 shows the definition of NVIC registration for each intended use. Figure 2-5 shows the coding example for registering the interrupts with the NVIC.

Table 2-11 Definitions of NVIC Registration for Each Intended Use (n = 0, 1, m = 0 to 3)

| Mode   | Intended Use                 | Definition of NVIC Registration                           |
|--------|------------------------------|-----------------------------------------------------------|
| Master | Transmission only            | [When interrupts or DTC is used for transmission control] |
|        |                              | SYSTEM_CFG_EVENT_NUMBER_SPIn_SPTI                         |
|        |                              | [When DMAC is used for transmission control]              |
|        |                              | SYSTEM_CFG_EVENT_NUMBER_DMACm_INT                         |
|        |                              | SYSTEM_CFG_EVENT_NUMBER_SPIn_SPII                         |
|        | Transmission and             | [When interrupts or DTC is used for transmission control] |
|        | reception, or reception only | SYSTEM_CFG_EVENT_NUMBER_SPIn_SPTI                         |
|        | (Note)                       | [When DMAC is used for transmission control]              |
|        | ,                            | SYSTEM_CFG_EVENT_NUMBER_DMACm_INT                         |
|        |                              | [When interrupts or DTC is used for reception control]    |
|        |                              | SYSTEM_CFG_EVENT_NUMBER_SPIn_SPRI                         |
|        |                              | [When DMAC is used for reception control]                 |
|        |                              | None                                                      |
|        |                              | SYSTEM_CFG_EVENT_NUMBER_SPIn_SPII                         |
|        |                              | SYSTEM_CFG_EVENT_NUMBER_SPIn_SPEI                         |
| Slave  | Transmission only            | [When interrupts or DTC is used for transmission control] |
|        |                              | SYSTEM_CFG_EVENT_NUMBER_SPIn_SPTI                         |
|        |                              | [When DMAC is used for transmission control]              |
|        |                              | SYSTEM_CFG_EVENT_NUMBER_DMACm_INT                         |
|        |                              | SYSTEM_CFG_EVENT_NUMBER_SPIn_SPTEND                       |
|        |                              | SYSTEM_CFG_EVENT_NUMBER_SPIn_SPEI                         |
|        | Transmission and             | [When interrupts or DTC is used for transmission control] |
|        | reception, or reception only | SYSTEM_CFG_EVENT_NUMBER_SPIn_SPTI                         |
|        | (Note)                       | [When DMAC is used for transmission control]              |
|        |                              | SYSTEM_CFG_EVENT_NUMBER_DMACm_INT                         |
|        |                              | [When interrupts or DTC is used for reception control]    |
|        |                              | SYSTEM_CFG_EVENT_NUMBER_SPIn_SPRI                         |
|        |                              | [When DMAC is used for reception control]                 |
|        |                              | SYSTEM_CFG_EVENT_NUMBER_DMACm_INT                         |
| i      |                              | SYSTEM_CFG_EVENT_NUMBER_SPIn_SPEI                         |

Note: Since dummy data is transmitted even when used for reception only, transmission-side settings are also necessary.

```
#define SYSTEM_CFG_EVENT_NUMBER_SCI0_AM
            (SYSTEM_IRQ_EVENT_NUMBER_NOT_USED)
                                                /*!< Numbers 0/4/8/12/16/20/24/28 only */
#define SYSTEM CFG EVENT NUMBER SPI0 SPRI
            (SYSTEM_IRQ_EVENT_NUMBER0)
                                                  /*!< Numbers 0/4/8/12/16/20/24/28 only */
#define SYSTEM_CFG_EVENT_NUMBER_SOL_DH
            (SYSTEM_IRQ_EVENT_NUMBER_NOT_USED)
                                                /*!< Numbers 0/8/16/24 only */
#define SYSTEM_CFG_EVENT_NUMBER_SCI0_TXI
           (SYSTEM_IRQ_EVENT_NUMBER_NOT_USED)
                                                /*!< Numbers 1/5/9/13/17/21/25/29 only */
#define SYSTEM_CFG_EVENT_NUMBER_SPI0_SPTI
           (SYSTEM IRQ EVENT NUMBER1)
                                                  /*!< Numbers 1/5/9/13/17/21/25/29 only */
#define SYSTEM_CFG_EVENT_NUMBER_SOL_DL
           (SYSTEM_IRQ_EVENT_NUMBER_NOT_USED)
                                                /*!< Numbers 1/9/17/25 only */
#define SYSTEM_CFG_EVENT_NUMBER_SCI0_TEI
           (SYSTEM IRQ EVENT NUMBER NOT USED)
                                                /*!< Numbers 2/6/10/14/18/22/26/30 only */
#define SYSTEM_CFG_EVENT_NUMBER_SPI0_SPII
           (SYSTEM_IRQ_EVENT_NUMBER2)
                                                 /*!< Numbers 2/6/10/14/18/22/26/30 only */
#define SYSTEM_CFG_EVENT_NUMBER_SPI0_SPTEND
           (SYSTEM_IRQ_EVENT_NUMBER6)
                                                 /*!< Numbers 2/6/10/14/18/22/26/30 only */
#define SYSTEM CFG EVENT NUMBER USBFS USBI
           (SYSTEM_IRQ_EVENT_NUMBER_NOT_USED)
                                                /*!< Numbers 2/10/18/26 only */
```

Figure 2-5 Example of registering an interrupt to NVIC in r\_system\_cfg.h (SPI0 used)

#### 2.5 Macro and Type Definitions

For the SPI driver, the macro and types that can be referenced by the user are defined in the Driver\_SPI.h file.

#### 2.5.1 SPI Control Command Definitions

The SPI control commands contain the SPI mode and capability definitions used as the first arguments of the Control function.

Each control command is a combination of the capability setting definition, and/or data length setting definition, SS operation selecting definition, bit order setting definition, and frame format setting definition. When using capability setting to set the SPI communication mode, also set the data length, SS operation, bit order, and frame format.

Figure 2-6 shows the structure of the SPI control command containing various definitions, and Table 2-13 to Table 2-17 show the setting definitions of each capability.



Figure 2-6 Structure of SPI Control Command Containing Definitions

Table 2-12 SPI Control Command Capability Setting Definitions

| Definition                   | Value                           | Description             |
|------------------------------|---------------------------------|-------------------------|
| ARM_SPI_MODE_INACTIVE        | (0x00UL << ARM_SPI_CONTROL_Pos) | Sets SPI inactive mode. |
|                              |                                 |                         |
| ARM_SPI_MODE_MASTER          | (0x01UL << ARM_SPI_CONTROL_Pos) | Sets SPI master mode.   |
|                              |                                 |                         |
| ARM_SPI_MODE_SLAVE           | (0x02UL << ARM_SPI_CONTROL_Pos) | Sets SPI slave mode.    |
| ARM_SPI_SET_BUS_SPEED        | (0x10UL << ARM_SPI_CONTROL_Pos) | Sets bus speed.         |
| ARM_SPI_GET_BUS_SPEED        | (0x11UL << ARM_SPI_CONTROL_Pos) | Obtains bus speed.      |
| ARM_SPI_SET_DEFAULT_TX_VALUE | (0x12UL << ARM_SPI_CONTROL_Pos) | Sets default data.      |
| ARM_SPI_CONTROL_SS           | (0x13UL << ARM_SPI_CONTROL_Pos) | Sets SSL0 pin control.  |
| ARM_SPI_ABORT_TRANSFER       | (0x14UL << ARM_SPI_CONTROL_Pos) | Aborts communication.   |
| ARM_SPI_MODE_MASTER_SIMPLEX  | (0x03UL << ARM_SPI_CONTROL_Pos) | Disabled (Note)         |
| ARM_SPI_MODE_SLAVE_SIMPLEX   | (0x04UL << ARM_SPI_CONTROL_Pos) | Disabled (Note)         |

Note: This definition is not supported by the RE01 SPI driver. If it is specified by the Control function, ARM\_SPI\_ERROR\_MODE will be returned.

Table 2-13 SPI Control Command SS Operation Selecting Definitions

| Definition                  | Value                                  | Description                                                                  |
|-----------------------------|----------------------------------------|------------------------------------------------------------------------------|
| ARM_SPI_SS_MASTER_UNUSED    | (0UL <<<br>ARM_SPI_SS_MASTER_MODE_Pos) | Does not use the SSL signals during master operation.                        |
| ARM_SPI_SS_MASTER_SW        | (1UL <<<br>ARM_SPI_SS_MASTER_MODE_Pos) | Uses slave select control through software control during master operation.  |
| ARM_SPI_SS_MASTER_HW_OUTPUT | (2UL <<<br>ARM_SPI_SS_MASTER_MODE_Pos) | Outputs slave select control through HW control during master operation,     |
| ARM_SPI_SS_MASTER_HW_INPUT  | (3UL <<<br>ARM_SPI_SS_MASTER_MODE_Pos) | Disabled (Note)                                                              |
| ARM_SPI_SS_SLAVE_HW         | (0UL <<<br>ARM_SPI_SS_SLAVE_MODE_Pos)  | Monitors slave select input through HW control.                              |
| ARM_SPI_SS_SLAVE_SW         | (1UL <<<br>ARM_SPI_SS_SLAVE_MODE_Pos)  | Monitors slave select input through software control during slave operation. |

Note: This definition is not supported by the RE01 SPI driver. If it is specified by the Control function, ARM\_SPI\_ERROR\_SS\_MODE will be returned.

Table 2-14 SPI Control Command Frame Format Setting Definitions

| Definition          | Value                     | Description       |
|---------------------|---------------------------|-------------------|
| ARM_SPI_CPOL0_CPHA0 | (0UL <<                   | Clock polarity: 0 |
|                     | ARM_SPI_FRAME_FORMAT_Pos) | Clock phase: 0    |
| ARM_SPI_CPOL0_CPHA1 | (1UL <<                   | Clock polarity: 0 |
|                     | ARM_SPI_FRAME_FORMAT_Pos) | Clock phase: 1    |
| ARM_SPI_CPOL1_CPHA0 | (2UL <<                   | Clock polarity: 1 |
|                     | ARM_SPI_FRAME_FORMAT_Pos) | Clock phase: 0    |
| ARM_SPI_CPOL1_CPHA1 | (3UL <<                   | Clock polarity: 1 |
|                     | ARM_SPI_FRAME_FORMAT_Pos) | Clock phase: 1    |
| ARM_SPI_TI_SSI      | (4UL <<                   | Disabled (Note)   |
|                     | ARM_SPI_FRAME_FORMAT_Pos) |                   |
| ARM_SPI_MICROWIRE   | (5UL <<                   | Disabled (Note)   |
|                     | ARM_SPI_FRAME_FORMAT_Pos) |                   |

Note: This definition is not supported by the RE01 SPI driver. If it is specified by the Control function, ARM\_SPI\_ERROR\_FRAME\_FORMAT will be returned.

Table 2-15 SPI Control Command Data Length Setting Definition

| Definition            | Value                  | Description                 |
|-----------------------|------------------------|-----------------------------|
| ARM_SPI_DATA_BITS (n) | (((n) & 0x3F) <<       | Sets data length in bits.   |
|                       | ARM_SPI_DATA_BITS_Pos) | (n = 8 to 16, 20, 24 or 32) |

Note: This definition is not supported by the RE01 SPI driver. If it is specified by the Control function, ARM\_SPI\_ERROR\_DATA\_BITS will be returned.

Table 2-16 SPI Control Command Bit Order Setting Definitions

| Definition      | Value                          | Description |
|-----------------|--------------------------------|-------------|
| ARM_SPI_MSB_LSB | (0UL << ARM_SPI_BIT_ORDER_Pos) | MSB first   |
| ARM_SPI_LSB_MSB | (1UL << ARM_SPI_BIT_ORDER_Pos) | LSB first   |

# 2.5.2 SPI-Specific Error Code Definitions

These are the error code definitions specific to the SPI.

Table 2-17 List of SPI-Specific Error Code Definitions

| Definition                 | Value                           | Description                                       |
|----------------------------|---------------------------------|---------------------------------------------------|
| ARM_SPI_ERROR_MODE         | (ARM_DRIVER_ERROR_SPECIFIC - 1) | The specified mode is not                         |
|                            |                                 | supported.                                        |
| ARM_SPI_ERROR_FRAME_FORMAT | (ARM_DRIVER_ERROR_SPECIFIC - 2) | The specified frame format                        |
|                            |                                 | is not supported.                                 |
| ARM_SPI_ERROR_DATA_BITS    | (ARM_DRIVER_ERROR_SPECIFIC - 3) | The specified data length is                      |
|                            |                                 | not supported.                                    |
| ARM_SPI_ERROR_BIT_ORDER    | (ARM_DRIVER_ERROR_SPECIFIC - 4) | The specified bit order is                        |
|                            |                                 | not supported.                                    |
| ARM_SPI_ERROR_SS_MODE      | (ARM_DRIVER_ERROR_SPECIFIC - 5) | The specified slave select mode is not supported. |

# 2.5.3 SSL Signal Definitions

These are the SSL signal control definitions used by the ARM\_SPI\_CONTROL\_SS command of the Control function.

Table 2-18 List of Modem Control Definitions

| Definition          | Value | Description                        |
|---------------------|-------|------------------------------------|
| ARM_SPI_SS_INACTIVE | (0)   | Deactivates the SSL0 output ("H"). |
| ARM_SPI_SS_ACTIVE   | (1)   | Activates the SSL0 output ("L").   |

#### 2.5.4 SPI Event Code Definitions

These are the definitions of the events to be notified by callback functions.

Table 2-19 List of SPI Event Codes

| Definition                      | Value      | Description                                                            |
|---------------------------------|------------|------------------------------------------------------------------------|
| ARM_SPI_EVENT_TRANSFER_COMPLETE | (1UL << 0) | Communication was completed.                                           |
| ARM_SPI_EVENT_DATA_LOST         | (1UL << 1) | Transmit/receive data was lost due to overrun error or underrun error. |
| ARM_SPI_EVENT_MODE_FAULT (Note) | (1UL << 2) | Mode fault error occurred.                                             |

Note: This definition is not supported by this driver.

#### 2.6 Structure Definitions

For the SPI driver, the structures that can be referenced by the user are defined in the Driver\_SPI.h file.

## 2.6.1 ARM\_SPI\_STATUS Structure

This structure is used when the GetStatus function returns the SPI status.

Table 2-20 ARM\_SPI\_STATUS Structure

| Element Name | Type        | Description                                |  |
|--------------|-------------|--------------------------------------------|--|
| busy         | uint32_t:1  | Shows communication status.                |  |
|              |             | 0: Waiting for communication               |  |
|              |             | 1: Communication in progress (busy)        |  |
| data_lost    | uint32_t:1  | Shows overrun/underrun error status.       |  |
|              |             | 0: No overrun/underrun error has occurred. |  |
|              |             | 1: An overrun/underrun error has occurred. |  |
| mode_fault   | uint32_t:1  | Unused (fixed at 0)                        |  |
| reserved     | uint32_t:29 | Reserved area                              |  |

## 2.6.2 ARM\_SPI\_CAPABILITIES Structure

This structure is used when the GetCapabilities function returns the capabilities of the SPI.

Table 2-21 ARM\_SPI\_CAPABILITIES Structure

| Element Name     | Type        | Description                                          | Value        |
|------------------|-------------|------------------------------------------------------|--------------|
| simplex          | uint32_t:1  | Enables or disables simplex mode (master/slave).     | 0 (disabled) |
| ti_ssi           | uint32_t:1  | Enables or disables TI synchronous serial interface. | 0 (disabled) |
| microwire        | uint32_t:1  | Enables or disables Microwire interface.             | 0 (disabled) |
| event_mode_fault | uint32_t:1  | Signal mode fault event:                             | 0 (disabled) |
|                  |             | Enables or disables ARM_SPI_EVENT_MODE_FAULT.        |              |
| reserved         | uint32_t:29 | Reserved area                                        | -            |

#### 2.7 State Transitions

The state transition diagram of the SPI driver is shown in Figure 2-7, and state-specific events and actions are shown in Table 2-22.



Figure 2-7 State Transitions of SPI Driver

Table 2-22 Events and Actions Specific to SPI Driver State (Note 1)

| State                  | Overview                               | Event                                                      | Action                                                                               |
|------------------------|----------------------------------------|------------------------------------------------------------|--------------------------------------------------------------------------------------|
| SPI uninitialized      | State of the SPI driver after          | Executing the Initialize() function                        | Enters the SPI low power                                                             |
| state                  | reset clear                            |                                                            | consumption state.                                                                   |
| SPI low power          | State in which no clock is             | Executing the Uninitialize() function                      | Enters the SPI uninitialized state.                                                  |
| consumption state      | supplied to the SPI module             | Executing the PowerControl(ARM_POWER_FULL) function        | Enters the mode unspecified state or the SPI communication wait state. (Note 2)      |
| Mode unspecified state | State in which SPI mode is unspecified | Executing the Control(ARM_SPI_MODE_XXX) function (Note 3)  | Enters the SPI communication wait state.                                             |
|                        |                                        | Executing the Uninitialize() function                      | Enters the SPI uninitialized state.                                                  |
|                        |                                        | Executing the PowerControl(ARM_POWER_OFF) function         | Enters the SPI low power consumption state.                                          |
| SPI communication      | State in which the SPI is              | Executing the Uninitialize() function                      | Enters the SPI uninitialized state.                                                  |
| wait state             | waiting for communication              | Executing the PowerControl(ARM_POWER_OFF) function         | Enters the SPI low power consumption state.                                          |
|                        |                                        | Executing the Send function                                | Enters the communicating state (Starts transmission).                                |
|                        |                                        | Executing the Receive function                             | Enters the communicating state (Starts reception).                                   |
|                        |                                        | Executing the Transfer function                            | Enters the communicating state (Starts transmission/reception).                      |
|                        |                                        | Executing the Control(ARM_SPI_CONTROL_SS) function         | Controls the SSL pin. (Note 4)                                                       |
|                        |                                        | Executing the Control(ARM_SPI_MODE_INACTIVE) function      | Enters the mode unspecified state.                                                   |
| Communicating          | State in which SPI                     | Executing the Uninitialize() function                      | Enters the SPI uninitialized state.                                                  |
| state                  | communication is in progress           | Executing the PowerControl(ARM_POWER_OFF) function         | Enters the SPI low power consumption state.                                          |
|                        |                                        | Terminating communication                                  | Enters the SPI communication enabled state and calls the callback function. (Note 5) |
|                        |                                        | Error occurrence                                           | Enters the SPI communication enabled state and calls the callback function. (Note 5) |
|                        |                                        | Disabling transmission/reception with Control() function   | Enters the SPI communication wait state.                                             |
|                        |                                        | Executing the Control(ARM_SPI_ABORT_<br>TRANSFER) function | Aborts communication and enters the SPI communication enabled state.                 |

Note 1. The GetVersion, GetCapabilities, and GetDataCount functions can be executed in any state.

MASTER: master mode

Note 2. Enters the mode unspecified state from the SPI uninitialized state if the SPI mode has not been set.

Note 3. XXX indicates either of the following:

SLAVE: slave mode

Note 4. Effective only if the SSL pin has been set in r\_spi\_cfg.h and the software slave selection control has been set to be used when the mode has been set.

Note 5. Only if a callback function is specified when the Initialize function is executed, the callback function will be called

#### 3. Descriptions of Driver Operations

The SPI driver provides the SPI operation (3-wire) and clock synchronous operation (4-wire).

In SPI mode (4-wire) master mode, SSL signal output is controlled by hardware, and in slave mode, SSL signal input is monitored by hardware. For clock synchronous operation (3-wire), the SSL signal is controlled and monitored by software.

This chapter describes the procedures for initializing the SPI driver in each mode.

#### 3.1 Master Mode

#### 3.1.1 Initial Setting Procedure for Master Mode

The initial setting procedure for master mode is shown in Figure 3-1.

When enabling transmission and reception, register the interrupts to use with NVIC in r\_system\_cfg.h. For details, see section 2.4, Communication Control and NVIC Interrupt Setting.



Figure 3-1 Master Mode Initialization Procedure

## 3.1.2 Transmission in Master Mode

The transmission procedure in master mode is shown in Figure 3-2.



Figure 3-2 Transmission Procedure in Master Mode

If a callback function has been set, it is called using ARM\_SPI\_EVENT\_TRANSFER\_COMPLETE as an argument when transmission is completed.

The specific transmit operation in master mode is different depending on what method is used for communication control: the interrupt, DMAC, or DTC. Figure 3-3 shows the transmit operation when the interrupt is used for communication control. Figure 3-4 and Figure 3-5 respectively show the operations when the DMAC and the DTC are used for communication control.



Figure 3-3 Transmit Operation Using Interrupt for Control (3 bytes transmitted)

- (1) When the Send function is executed, the busy flag is set to "1" (communicating state). The SPTI interrupt is also generated and the first byte of data is written to the transmit data register (SPDR).
- (2) At the second SPTI interrupt, the second byte of the transmit data is written to the SPDR register.
- (3) At the third SPTI interrupt, the last transmit data is written to SPDR.
- (4) The second byte of the data written in step 2 is output.
- (5) At the SPTI interrupt after the last data written in step 3 was output, the SPTI interrupt is disabled, and the SPII interrupt is enabled.
- (6) When transmission of all data is completed, the SPII interrupt occurs and the busy flag is cleared to "0" (communication wait state). In the SPII interrupt handling process, all the interrupts used for SPI control are disabled. If a callback function has been registered, the callback function is executed using ARM\_SPI\_EVENT\_TRANSFER\_COMPLETE as an argument.



Figure 3-4 Transmit Operation Using DMAC for Control (3 bytes transmitted)

- (1) When the Send function is executed, the busy flag is set to "1" (communicating state), and the SPTI interrupt is set as a DMAC transfer factor. The first byte of transmit data is DMA-transferred to the SPDR register.
- (2) The second byte of the transmit data is DMA-transferred to the SPDR register.
- (3) The last data is DMA-transferred. A DMAC transfer end interrupt occurs, disabling the DMAC transfer end interrupt and enabling the SPII interrupt.
- (4) After the second byte of the data is output, the last data written in step 3 is output.
- (5) When transmission of all data is completed, the SPII interrupt occurs and the busy flag is cleared to "0" (communication wait state). In the SPII interrupt handling process, all the interrupts used in SPI control are disabled. If a callback function has been registered, the callback function is executed using ARM\_SPI\_EVENT\_TRANSFER\_COMPLETE as an argument.



Figure 3-5 Transmit Operation Using DTC for Control (3 bytes transmitted)

- (1) When the Send function is executed, the busy flag is set to "1" (communicating state) and the SPTI interrupt is set as a DTC transfer factor. The first byte of transmit data is DMA-transferred to the SPDR register.
- (2) The second byte of the transmit data is DMA-transferred to the SPDR register.
- (3) The last data is DMA-transferred. The SPTI interrupt occurs, disabling the SPTI interrupt and enabling the SPII interrupt.
- (4) After the second byte of the data is output, the last data written in step 3 is output.
- (5) When transmission of all data is completed, the SPII interrupt occurs and the busy flag is cleared to "0" (communication wait state). In the SPII interrupt handling process, all the interrupts used for SPI control are disabled. If a callback function has been registered, the callback function is executed using ARM\_SPI\_EVENT\_TRANSFER\_COMPLETE as an argument.

## 3.1.3 Reception in Master Mode

The reception procedure in master mode is shown in Figure 3-6.



Figure 3-6 Reception Procedure in Master Mode

If a callback function has been set, it is called using ARM\_SPI\_EVENT\_TRANSFER\_COMPLETE as an argument when reception is completed.

When a reception error occurs, a callback function is called using ARM\_SPI\_EVENT\_DATA\_LOST as an argument and receive processing is completed.

The specific receive operation in master mode is different depending on what method is used for communication control: the interrupt, DMAC, or DTC. In the transmission-enabled state, dummy data is written to the transmit buffer in order that the clock be output. The dummy data to be output can be modified by the ARM\_SPI\_SET\_DEFAULT\_TX\_VALUE command.

Figure 3-3 shows the operation when the interrupt is used for communication control. Figure 3-4 and Figure 3-5 respectively show the operations when the DMAC and the DTC are used for communication control.



Figure 3-7 Receive Operation Using Interrupt for Control (3 bytes received, dummy data: 0xFF)

- (1) When the Receive function is executed, the busy flag is set to "1" (communicating state). The SPTI interrupt is generated and dummy data is written to the data register (SPDR).
- (2) At the second SPTI interrupt, the second byte of dummy data is written to the SPDR register.
- (3) When data is received through the MISO pin, the SPRI interrupt occurs and the value of the data register (SPDR) is read into the specified buffer.
- (4) At the SPTI interrupt generated when the specified number of bytes have been written, the SPTI interrupt is disabled, and the SPII interrupt is enabled.
- (5) The SPRI interrupt occurs upon completion of reception of each byte, and the received data is read from the SPDR register.
- (6) Disable SPTI interrupt and enable SPII interrupt by SPTI interrupt by the output of the last dummy data written in (4).
- (7) At the SPRI interrupt generated when the last data is read, the SPRI interrupt is disabled.
- (8) When reception of all data is completed, the SPII interrupt occurs and the busy flag is cleared to "0" (communication wait state). In the SPII interrupt handling process, all the interrupts used for SPI control are disabled. If a callback function has been registered, the callback function is executed using ARM\_SPI\_EVENT\_TRANSFER\_COMPLETE as an argument. (Note)

Note: When a reception error occurs, the SPEI interrupt occurs, the busy flag is cleared to "0" (communication wait state), and the error state is cleared. Also disables all interrupts used for SPI control. When a callback function is registered, the callback function is executed with ARM\_SPI\_EVENT\_DATA\_LOST as an argument.



Figure 3-8 Receive Operation Using DMAC for Control (3 bytes received, dummy data: 0xFF)

- (1) When the Receive function is executed, the busy flag is set to "1" (communicating state) and the SPTI and SPRI interrupts are set as DMAC transfer factors. Dummy data is DMA-transferred to the data register (SPDR).
- (2) The second byte of the dummy data is DMA-transferred to the SPDR register.
- (3) When data is received through the MISO pin, the value of the data register (SPDR) is DMA-transferred to the specified buffer.
- (4) At the DMAC transfer end interrupt generated when the specified number of bytes have been written, the DMAC transfer end interrupt is disabled, and the SPII interrupt is enabled.
- (5) Each time reception of one byte is completed, the receive data in the SPDR register is DMA-transferred to the specified buffer.
- (6) At the DMAC transfer end interrupt generated when reception of the final data has been completed, the DMAC transfer end interrupt is disabled.
- (7) When reception of all data is completed, the SPII interrupt occurs and the busy flag is cleared to "0" (communication wait state). Also disables all interrupts used for SPI control. If a callback function has been registered, the callback function is executed using ARM\_SPI\_EVENT\_TRANSFER\_COMPLETE as an argument. (Note)

Note: When a reception error occurs, the SPEI interrupt occurs, the busy flag is cleared to "0" (communication wait state), and the error state is cleared. Also disables all interrupts used for SPI control. When a callback function is registered, the callback function is executed with ARM SPI EVENT DATA LOST as an argument.



Figure 3-9 Receive Operation Using DTC for Control (3 bytes received, dummy data: 0xFF)

- (1) When the Receive function is executed, the busy flag is set to "1" (communicating state) and the SPTI and SPRI interrupts are set as DTC transfer factors. Dummy data is DMA-transferred to the data register (SPDR).
- (2) The second byte of the dummy data is DMA-transferred to the SPDR register.
- (3) When data is received through the MISO pin, the value of the data register (SPDR) is DMA-transferred to the specified buffer.
- (4) At the SPTI interrupt generated when the specified number of bytes have been written, the SPTI interrupt is disabled, and the SPII interrupt is enabled.
- (5) Each time reception of one byte is completed, the receive data in the SPDR register is DMA-transferred to the specified buffer.
- (6) At the SPRI interrupt generated when reception of the last data has been completed, the SPRI interrupt is disabled.
- (7) When reception of all data is completed, the SPII interrupt occurs and the busy flag is cleared to "0" (communication wait state). Also disables all interrupts used for SPI control. If a callback function has been registered, the callback function is executed using ARM\_SPI\_EVENT\_TRANSFER\_COMPLETE as an argument. (Note)

Note: When a reception error occurs, the SPEI interrupt occurs, the busy flag is cleared to "0" (communication wait state), and the error state is cleared. Also disables all interrupts used for SPI control. When a callback function is registered, the callback function is executed with ARM SPI EVENT DATA LOST as an argument.

## 3.1.4 Transmission and Reception in Master Mode

The transmission and reception procedure in master mode is shown in Figure 3-10.



Figure 3-10 Transmission and Reception Procedure in Master Mode

If a callback function has been set, it is called using ARM\_SPI\_EVENT\_TRANSFER\_COMPLETE as an argument when transmission/reception is completed.

When a transmission/reception error occurs, a callback function is called with ARM\_SPI\_EVENT\_DATA\_LOST as an argument and transmission and reception are terminated.

The specific transmit and receive operation in master mode is different depending on what method is used for communication control: the interrupt, DMAC, or DTC. Figure 3-3 shows the operation when the interrupt is used for communication control. Figure 3-4 and Figure 3-5 respectively show the operations when the DMAC and the DTC are used for communication control.



Figure 3-11 Transmit and Receive Operation Using Interrupt for Control (3 bytes received)

- (1) When the Transfer function is executed, the busy flag is set to "1" (communicating state). The SPTI interrupt is generated and transmit data is written to the data register (SPDR).
- (2) At the second SPTI interrupt, the second byte of the transmit data is written to the SPDR register.
- (3) When data is received through the MISO pin, the SPRI interrupt occurs and the value of the data register (SPDR) is read into the specified buffer.
- (4) At the SPTI interrupt generated when the specified number of bytes have been written, the SPTI interrupt is disabled, and the SPII interrupt is enabled.
- (5) Each time reception of one byte is completed, the SPRI interrupt occurs and the received data is read from the SPDR register.
- (6) At the SPRI interrupt generated when the last data is read, the SPRI interrupt is disabled.
- (7) When reception is completed, the SPII interrupt occurs and the busy flag is cleared to "0" (communication wait state). Also disables all interrupts used for SPI control. If a callback function has been registered, the callback function is executed using ARM\_SPI\_EVENT\_TRANSFER\_COMPLETE as an argument. (Note)

Note: When a reception error occurs, the SPEI interrupt occurs, the busy flag is cleared to "0" (communication wait state), and the error state is cleared. Also disables all interrupts used for SPI control. When a callback function is registered, the callback function is executed with ARM\_SPI\_EVENT\_DATA\_LOST as an argument.



Figure 3-12 Transmit and Receive Operation Using DMAC for Control (3 bytes received)

- (1) When the Transfer function is executed, the busy flag is set to "1" (communicating state) and the SPTI and SPRI interrupts are set as DMAC transfer factors. Dummy data is DMA-transferred to the data register (SPDR).
- (2) The second byte of transmit data is DMA-transferred to the SPDR register.
- (3) When data is received through the MISO pin, the value of the data register (SPDR) is DMA-transferred to the specified buffer.
- (4) At the DMAC transfer end interrupt generated when the specified number of bytes have been written, the DMAC transfer end interrupt is disabled, and the SPII interrupt is enabled.
- (5) Each time reception of one byte is completed, the receive data in the SPDR register is DMA-transferred to the specified buffer.
- (6) At the DMAC transfer end interrupt generated when reception of the last data has been completed, the DMAC transfer end interrupt is disabled.
- (7) When reception is completed, the SPII interrupt occurs and the busy flag is cleared to "0" (communication wait state). Also disables all interrupts used for SPI control. If a callback function has been registered, the callback function is executed using ARM\_SPI\_EVENT\_TRANSFER\_COMPLETE as an argument. (Note)

Note: When a transmission/reception error occurs, the SPEI interrupt occurs, the busy flag is cleared to "0" (communication wait state), and the error state is cleared. Also disables all interrupts used for SPI control. When a callback function is registered, the callback function is executed with ARM SPI EVENT DATA LOST as an argument.



Figure 3-13 Transmit and Receive Operation Using DTC for Control (3 bytes received)

- (1) When the Transfer function is executed, the busy flag is set to "1" (communicating state) and the SPTI and SPRI interrupts are set as DMAC transfer factors. Dummy data is DMA-transferred to the data register (SPDR).
- (2) The second byte of transmit data is DMA-transferred to the SPDR register.
- (3) When data is received through the MISO pin, the value of the data register (SPDR) is DMA-transferred to the specified buffer.
- (4) At the SPTI interrupt generated when the specified number of bytes have been written, the SPTI interrupt is disabled, and the SPII interrupt is enabled.
- (5) Each time reception of one byte is completed, the receive data in the SPDR register is DMA-transferred to the specified buffer.
- (6) At the SPRI interrupt generated when reception of the last data has been completed, the SPRI interrupt is disabled.
- (7) When reception is completed, the SPII interrupt occurs and the busy flag is cleared to "0" (communication wait state). Also disables all interrupts used for SPI control. If a callback function has been registered, the callback function is executed using ARM\_SPI\_EVENT\_TRANSFER\_COMPLETE as an argument. (Note)

Note: When a transmission/reception error occurs, the SPEI interrupt occurs, the busy flag is cleared to "0" (communication wait state), and the error state is cleared. Also disables all interrupts used for SPI control. When a callback function is registered, the callback function is executed with ARM\_SPI\_EVENT\_DATA\_LOST as an argument.

#### 3.2 Slave Mode

## 3.2.1 Initial Setting Procedure for Slave Mode

The initial setting procedure for slave mode is shown in Figure 3-14.

When enabling transmission and reception, register the interrupts to use with NVIC in r\_system\_cfg.h. For details, see section 2.4, Communication Control and NVIC Interrupt Setting.



Figure 3-14 Slave Mode Initialization Procedure

#### 3.2.2 Transmission in Slave Mode

The transmission procedure in slave mode is shown in Figure 3-15.



Figure 3-15 Transmission Procedure in Slave Mode

If a callback function has been set, it is called using ARM\_SPI\_EVENT\_TRANSFER\_COMPLETE as an argument when transmission is completed.

When a transmission error occurs, a callback function is called with ARM\_SPI\_EVENT\_DATA\_LOST as an argument and the transmission is terminated.

The specific transmit operation in slave mode is different depending on what method is used for communication control: the interrupt, DMAC, or DTC. Figure 3-3 shows the transmit operation when the interrupt is used for communication control. Figure 3-4 and Figure 3-5 respectively show the operations when the DMAC and the DTC are used for communication control.



Figure 3-16 Transmit Operation Using Interrupt for Control (3 bytes transmitted)

- (1) When the Send function is executed, the busy flag is set to "1" (communicating state). The SPTI interrupt is generated and the first byte of data is written to the transmit data register (SPDR).
- (2) When the clock is input to the RSPCK pin, the first byte of data starts to be output from the MOSI pin, and the second SPTI interrupt occurs. In the interrupt handling processing, the second byte of transmit data is written to the SPDR register.
- (3) At the third SPTI interrupt, the last transmit data is written to SPDR.
- (4) At the SPTI interrupt generated after the last data has been written, the SPTI interrupt is disabled, and the SPTEND interrupt is enabled.
- (5) After the second byte of the data is output, the last data written in step 3 is output.
- (6) When transmission is completed, the SPTEND interrupt occurs and the busy flag is cleared to "0" (communication wait state). Also disables all interrupts used for SPI control. If a callback function has been registered, the callback function is executed using ARM\_SPI\_EVENT\_TRANSFER\_COMPLETE as an argument. (Note1) (Note2)
- Note 1. When a transmission error occurs, the SPEI interrupt occurs, the busy flag is cleared to "0" (communication wait state), and the error state is cleared. Also disables all interrupts used for SPI control. When a callback function is registered, the callback function is executed with ARM SPI EVENT DATA LOST as an argument.
- Note 2. When CPHA = 0 is set, wait for half a RSPCK cycle in software before resuming communication. For details, see "5.6 Resuming communication in slave mode and CPHA0".



Figure 3-17 Transmit Operation Using DMAC for Control (3 bytes transmitted)

- (1) When the Send function is executed, the busy flag is set to "1" (communicating state) and the SPTI interrupt is set as a DMAC transfer factor. The first byte of transmit data is DMA-transferred to the SPDR register.
- (2) When the clock is input to the RSPCK pin, the first byte of data starts to be output from the MOSI pin, and the second byte of the transmit data is transferred to the SPDR register by the second DMA transfer.
- (3) The last transmit data is written to the SPDR register by the third DMA transfer.
- (4) At the DMAC transfer end interrupt generated after the last data has been written, the DMAC transfer end interrupt is disabled, and the SPTEND interrupt is enabled.
- (5) After the second byte of the data is output, the last data written in step 3 is output.
- (6) When transmission is completed, the SPTEND interrupt occurs and the busy flag is cleared to "0" (communication wait state). Also disables all interrupts used for SPI control. If a callback function has been registered, the callback function is executed using ARM\_SPI\_EVENT\_TRANSFER\_COMPLETE as an argument. (Note1) (Note2)
- Note 1. If a transmission error occurs, the SPEI interrupt occurs, the busy flag is cleared to "0" (communication wait state), and the error state is cleared. Also disables all interrupts used for SPI control. When a callback function is registered, the callback function is executed with ARM\_SPI\_EVENT\_DATA\_LOST as an argument.
- Note 2. When CPHA = 0 is set, wait for half a RSPCK cycle in software before resuming communication. For details, see "5.6 Resuming communication in slave mode and CPHA0".



Figure 3-18 Transmit Operation Using DTC for Control (3 bytes transmitted)

- (1) When the Send function is executed, the busy flag is set to "1" (communicating state) and the SPTI interrupt is set as a DTC transfer factor. The first byte of transmit data is DMA-transferred to the SPDR register.
- (2) When the clock is input to the RSPCK pin, the first byte of data starts to be output from the MISO pin, and the second byte of the transmit data is transferred to the SPDR register by the second DMA transfer.
- (3) The last transmit data is written to the SPDR register by the third DMA transfer.
- (4) At the SPTI interrupt generated after the last data has been written, the SPTI interrupt is disabled, and the SPTEND interrupt is enabled.
- (5) After the second byte of the data is output, the last data written in step 3 is output.
- (6) When transmission is completed, the SPTEND interrupt occurs and the busy flag is cleared to "0" (communication wait state). Also disables all interrupts used for SPI control. If a callback function has been registered, the callback function is executed using ARM\_SPI\_EVENT\_TRANSFER\_COMPLETE as an argument. (Note)

Note: If a transmission error occurs, the SPEI interrupt occurs, the busy flag is cleared to "0" (communication wait state), and the error state is cleared. Also disables all interrupts used for SPI control. When a callback function is registered, the callback function is executed with ARM\_SPI\_EVENT\_DATA\_LOST as an argument.

## 3.2.3 Reception in Slave Mode

The reception procedure in slave mode is shown in Figure 3-19.



Figure 3-19 Reception Procedure in Slave Mode

If a callback function has been set, it is called using ARM\_SPI\_EVENT\_TRANSFER\_COMPLETE as an argument when reception is completed.

When a reception error occurs, a callback function is called with ARM\_SPI\_EVENT\_DATA\_LOST as an argument and receive processing is terminated.

The specific receive operation in slave mode is different depending on what method is used for communication control: the interrupt, DMAC, or DTC. In the transmission-enabled state, dummy data is written to the transmit buffer. The dummy data to be output can be modified by the ARM\_SPI\_SET\_DEFAULT\_TX\_VALUE command.

Figure 3-3 shows the operation when the interrupt is used for communication control. Figure 3-4 and Figure 3-5 respectively show the operations when the DMAC and the DTC are used for communication control.



Figure 3-20 Receive Operation Using Interrupt for Control (3 bytes received, dummy data: 0xFF)

- (1) When the Receive function is executed, the busy flag is set to "1" (communicating state). The SPTI interrupt is generated and dummy data is written to the data register (SPDR).
- (2) When the clock is input to the RSPCK pin, the first byte of dummy data starts to be output from the MISO pin, and the second byte of the dummy data is written to the SPDR register at the second SPTI interrupt.
- (3) When data is received through the MOSI pin, the SPRI interrupt occurs and the value of the data register (SPDR) is read into the specified buffer.
- (4) At the SPTI interrupt generated when the specified number of bytes have been written, the SPTI interrupt is disabled, and the SPII interrupt is enabled.
- (5) The SPRI interrupt occurs upon completion of reception of each byte, and the received data is read from the SPDR register.
- (6) At the SPRI interrupt generated when the last data is read, the SPRI interrupt is disabled. The busy flag is cleared to "0" (communication wait state). Also disables all interrupts used for SPI control. If a callback function has been registered, the callback function is executed using ARM\_SPI\_EVENT\_TRANSFER\_COMPLETE as an argument. (Note1) (Note2)
- Note 1. When a transmission/reception error occurs, the SPEI interrupt occurs, the busy flag is cleared to "0" (communication wait state), and the error state is cleared. Also disables all interrupts used for SPI control. When a callback function is registered, the callback function is executed with ARM\_SPI\_EVENT\_DATA\_LOST as an argument.
- Note 2. When CPHA = 0 is set, wait for half a RSPCK cycle in software before resuming communication. For details, see "5.6 Resuming communication in slave mode and CPHA0".



Figure 3-21 Receive Operation Using DMAC for Control (3 bytes received, dummy data: 0xFF)

- (1) When the Receive function is executed, the busy flag is set to "1" (communicating state) and the SPTI and SPRI interrupts are set as DMAC transfer factors. Dummy data is DMA-transferred to the data register (SPDR).
- (2) When the clock is input to the RSPCK pin, dummy data starts to be output from the MOSI pin, and the second and subsequent bytes of dummy data are DMA-transferred to the transmit data register (SPDR).
- (3) When data is received through the MOSI pin, the value of the receive data register (SPDR) is DMA-transferred to the specified buffer.
- (4) When the specified number of bytes have been written, a DMAC transfer end interrupt occurs on the transmission side.
- (5) Each time reception of one byte is completed, the value of the SPDR register is DMA-transferred to the specified buffer.
- (6) After transfer of the specified size of data is completed, the DMAC transfer end interrupt occurs on the transmitting side. The rx\_busy flag is cleared to "0" (communication wait state) in the interrupt handling process. If a callback function has been registered, the callback function is executed using ARM\_SPI\_EVENT\_TRANSFER\_COMPLETE as an argument. (Note1) (Note2)
- Note 1. When a reception error occurs, the SPEI interrupt occurs, the rx\_busy flag is cleared to "0" (communication wait state), and the error state is cleared. Also disables all interrupts used for SPI control. When a callback function is registered, the callback function is executed with ARM\_SPI\_EVENT\_DATA\_LOST as an argument.
- Note 2. When CPHA = 0 is set, wait for half a RSPCK cycle in software before resuming communication. For details, see "5.6 Resuming communication in slave mode and CPHA0".



Figure 3-22 Receive Operation Using DTC for Control (3 bytes received, dummy data: 0xFF)

- (1) When the Receive function is executed, the busy flag is set to "1" (communicating state) and the SPTI and SPRI interrupts are set as DTC transfer factors. Dummy data is DMA-transferred to the data register (SPDR).
- (2) When the clock is input to the RSPCK pin, dummy data starts to be output from the MOSI pin, and the second and subsequent bytes of dummy data are DMA-transferred to the transmit data register (SPDR).
- (3) When data is received through the MOSI pin, the value of the receive data register (SPDR) is DMA-transferred to the specified buffer.
- (4) When the specified number of bytes have been written, the DMAC transfer end interrupt occurs on the transmission side.
- (5) Each time reception of one byte is completed, the value of the SPDR register is DMA-transferred to the specified buffer.
- (6) After transfer of the specified size of data is completed, the DMAC transfer end interrupt occurs. The rx\_busy flag is cleared to "0" (communication wait state) in the interrupt handling process. If a callback function has been registered, the callback function is executed using ARM\_SPI\_EVENT\_TRANSFER\_COMPLETE as an argument. (Note1) (Note2)
- Note 1. If a reception error occurs, the SPEI interrupt occurs, the rx\_busy flag is cleared to "0" (communication wait state), and the error state is cleared. Also disables all interrupts used for SPI control. When a callback function is registered, the callback function is executed with ARM\_SPI\_EVENT\_DATA\_LOST as an argument.
- Note 2. When CPHA = 0 is set, wait for half a RSPCK cycle in software before resuming communication. For details, see "5.6 Resuming communication in slave mode and CPHA0".

## 3.2.4 Transmission and Reception in Slave Mode

The transmission and reception procedure in slave mode is shown in Figure 3-23.



Figure 3-23 Transmission and Reception Procedure in Slave Mode

If a callback function has been set, the callback function is called using ARM\_SPI\_EVENT\_TRANSFER\_COMPLETE as an argument when reception is completed.

If a transmission/reception error occurs, a callback function is called with ARM\_SPI\_EVENT\_DATA\_LOST as an argument and transmit/receive processing is terminated.

The specific transmit and receive operation in slave mode is different depending on what method is used for communication control: the interrupt, DMAC, or DTC. Figure 3-3 shows the operation when the interrupt is used for communication control. Figure 3-4 and Figure 3-5 respectively show the operations when the DMAC and the DTC are used for communication control.



Figure 3-24 Transmit and Receive Operation Using Interrupt for Control (3 bytes received)

- (1) When the Transfer function is executed, the busy flag is set to "1" (communicating state). The SPTI interrupt is generated and the first transmit data is written to the data register (SPDR).
- (2) When the clock is input to the RSPCK pin, the first byte of dummy data starts to be output from the MISO pin, and the second byte of the transmit data is written to the SPDR register at the second SPTI interrupt.
- (3) When data is received through the MOSI pin, the SPRI interrupt occurs and the value of the data register (SPDR) is read into the specified buffer.
- (4) At the SPTI interrupt generated when the specified number of bytes have been written, the SPTI interrupt is disabled, and the SPII interrupt is enabled.
- (5) Each time reception of one byte is completed, the SPRI interrupt occurs and the received data is read from the SPDR register.
- (6) At the SPRI interrupt generated when the last data has been read, the SPRI interrupt is disabled. The busy flag is cleared to "0" (communication wait state). Also disables all interrupts used for SPI control. If a callback function has been registered, the callback function is executed using ARM SPI EVENT TRANSFER COMPLETE as an argument. (Note)

Note: If a transmission/reception error occurs, the SPEI interrupt occurs, the busy flag is cleared to "0" (communication wait state), and the error state is cleared. Also disables all interrupts used for SPI control. When a callback function is registered, the callback function is executed with ARM\_SPI\_EVENT\_DATA\_LOST as an argument.



Figure 3-25 Transmit and Receive Operation Using DMAC for Control (3 bytes received)

- (1) When the Transfer function is executed, the busy flag is set to "1" (communicating state) and the SPTI and SPRI interrupts are set as DMAC transfer factors. Transmit data is DMA-transferred to the data register (SPDR).
- (2) When the clock is input to the RSPCK pin, the transmit data starts to be output from the MOSI pin, and the second and subsequent bytes of the transmit data are DMA-transferred to the transmit data register (SPDR).
- (3) When data is received through the MOSI pin, the value of the receive data register (SPDR) is DMA-transferred to the specified buffer.
- (4) When the specified number of bytes have been written, a DMAC transfer end interrupt occurs on the transmission side.
- (5) Each time reception of one byte is completed, the value of the SPDR register is transferred to the specified buffer.
- (6) After transfer of the specified size of data is completed, the DMAC transfer end interrupt occurs. The rx\_busy flag is cleared to "0" (communication wait state) in the interrupt handling process. If a callback function has been registered, the callback function is executed using ARM\_SPI\_EVENT\_TRANSFER\_COMPLETE as an argument. (Note1) (Note2)

Note: If a transmission/reception error occurs, the SPEI interrupt occurs, the rx\_busy flag is cleared to "0" (communication wait state), and the error state is cleared. When a callback function is registered, the callback function is executed with ARM\_SPI\_EVENT\_DATA\_LOST as an argument.

Note 2. When CPHA = 0 is set, wait for half a RSPCK cycle in software before resuming communication. For details, see "5.6 Resuming communication in slave mode and CPHA0".



Figure 3-26 Transmit and Receive Operation Using DTC for Control (3 bytes received)

- (1) When the Transfer function is executed, the busy flag is set to "1" (communicating state) and the SPTI and SPRI interrupts are set as DTC transfer factors. Transmit data is DMA-transferred to the data register (SPDR).
- (2) When the clock is input to the RSPCK pin, the transmit data starts to be output from the MOSI pin, and the second and subsequent bytes of the transmit data are DMA-transferred to the transmit data register (SPDR).
- (3) When data is received through the MOSI pin, the value of the receive data register (SPDR) is DMA-transferred to the specified buffer.
- (4) When the specified number of bytes have been written, a DMAC transfer end interrupt occurs on the transmission side.
- (5) Each time reception of one byte is completed, the value of the SPDR register is transferred to the specified buffer.
- (6) After transfer of the specified data size is completed, the DMAC transfer end interrupt occurs. The rx\_busy flag is cleared to "0" (communication wait state) in the interrupt handling process. If a callback function has been registered, the callback function is executed using ARM\_SPI\_EVENT\_TRANSFER\_COMPLETE as an argument. (Note1) (Note2)

Note: If a reception error occurs, the SPEI interrupt occurs, the rx\_busy flag is cleared to "0" (communication wait state), and the error state is cleared. When a callback function is registered, the callback function is executed with ARM\_SPI\_EVENT\_DATA\_LOST as an argument.

Note 2. When CPHA = 0 is set, wait for half a RSPCK cycle in software before resuming communication. For details, see "5.6 Resuming communication in slave mode and CPHA0".

## 3.3 Configurations

For the SPI driver, configuration definitions that can be modified by the user are provided in the r\_spi\_cfg.h file.

#### 3.3.1 Transmission Control Setting

This specifies the transmission control method.

Name: SPIn\_TRANSMIT\_CONTROL (n = 0, 1)

Table 3-1 Settings of SPIn\_TRANSMIT\_CONTROL

| Setting                            | Description                               |
|------------------------------------|-------------------------------------------|
| SPI_USED_INTERRUPT (initial value) | Uses interrupts for transmission control. |
| SPI_USED_DMAC0                     | Uses DMAC0 for transmission control.      |
| SPI_USED_DMAC1                     | Uses DMAC1 for transmission control.      |
| SPI_USED_DMAC2                     | Uses DMAC2 for transmission control.      |
| SPI_USED_DMAC3                     | Uses DMAC3 for transmission control.      |
| SPI_USED_DTC                       | Uses DTC for transmission control         |

#### 3.3.2 Reception Control Setting

This specifies the reception control method.

Name: SPIn\_RECEIVE\_CONTROL (n = 0, 1)

Table 3-2 Settings of SPIn\_RECEIVE\_CONTROL

| Setting                            | Description                            |
|------------------------------------|----------------------------------------|
| SPI_USED_INTERRUPT (initial value) | Uses interrupts for reception control. |
| SPI_USED_DMAC0                     | Uses DMAC0 for reception control.      |
| SPI_USED_DMAC1                     | Uses DMAC1 for reception control.      |
| SPI_USED_DMAC2                     | Uses DMAC2 for reception control.      |
| SPI_USED_DMAC3                     | Uses DMAC3 for reception control.      |
| SPI_USED_DTC                       | Uses DTC for reception control         |

#### 3.3.3 SPTI Interrupt Priority Level

This specifies the priority level of the SPTIn interrupt. (n = 0, 1)

Name: SPIn\_SPTI\_PRIORITY

Table 3-3 Settings of SPIn\_SPTI\_PRIORITY

| Setting           | Description                                                |
|-------------------|------------------------------------------------------------|
| 0                 | Sets the interrupt priority level to 0. (highest priority) |
| 1                 | Sets the interrupt priority level to 1.                    |
| 2                 | Sets the interrupt priority level to 2.                    |
| 3 (initial value) | Sets the interrupt priority level to 3.                    |

#### 3.3.4 SPRI Interrupt Priority Level

This specifies the priority level of the SPRIn interrupt. (n = 0, 1)

Name: SPIn\_SPRI\_PRIORITY

Table 3-4 Settings of SPIn\_SPRI\_PRIORITY

| Setting           | Description                                                |
|-------------------|------------------------------------------------------------|
| 0                 | Sets the interrupt priority level to 0. (highest priority) |
| 1                 | Sets the interrupt priority level to 1.                    |
| 2                 | Sets the interrupt priority level to 2.                    |
| 3 (initial value) | Sets the interrupt priority level to 3.                    |

## 3.3.5 SPII Interrupt Priority Level

This specifies the priority level of the SPIIn interrupt. (n = 0, 1)

Name: SPIn\_SPII\_PRIORITY

Table 3-5 Settings of SPIn\_SPII\_PRIORITY

| Setting           | Description                                                |
|-------------------|------------------------------------------------------------|
| 0                 | Sets the interrupt priority level to 0. (highest priority) |
| 1                 | Sets the interrupt priority level to 1.                    |
| 2                 | Sets the interrupt priority level to 2.                    |
| 3 (initial value) | Sets the interrupt priority level to 3.                    |

#### 3.3.6 SPEI Interrupt Priority Level

This specifies the priority level of the SPEIn interrupt. (n = 0, 1)

Name: SPIn\_SPEI\_PRIORITY

Table 3-6 Settings of SPIn\_SPEI\_PRIORITY

| Setting           | Description                                                |
|-------------------|------------------------------------------------------------|
| 0                 | Sets the interrupt priority level to 0. (highest priority) |
| 1                 | Sets the interrupt priority level to 1.                    |
| 2                 | Sets the interrupt priority level to 2.                    |
| 3 (initial value) | Sets the interrupt priority level to 3.                    |

## 3.3.7 SPTEND Interrupt Priority Level

This specifies the priority level of the SPTENDn interrupt. (n = 0, 1)

Name: SPIn\_SPTEND\_PRIORITY

Table 3-7 Settings of SPIn\_SPTEND\_PRIORITY

| Setting           | Description                                                |
|-------------------|------------------------------------------------------------|
| 0                 | Sets the interrupt priority level to 0. (highest priority) |
| 1                 | Sets the interrupt priority level to 1.                    |
| 2                 | Sets the interrupt priority level to 2.                    |
| 3 (initial value) | Sets the interrupt priority level to 3.                    |

#### 3.3.8 Definition of Software-Controlled SSL Pin

This defines the SSL pin to be used with software control.

Name: SPIn\_SS\_PORT (Note), SPIn\_SS\_PIN (n = 0, 1)

Table 3-8 Settings of SPIn\_SS\_PORT and SPIn\_SS\_PIN

| Name                | Initial Value | Description                                 |
|---------------------|---------------|---------------------------------------------|
| SPIn_SS_PORT (Note) | (PORT0->PIDR) | Selects PORT0 as the SSL pin.               |
| SPIn_SS_PIN         | (0)           | Selects PORTi00 as the SSL pin.             |
|                     |               | (i is the port specified with SPIn_SS_PORT) |

Note: By default, this definition is commented out.

When using the software-controlled SSL pin, un-comment this definition.

#### 3.3.9 Function Allocation to RAM

This initializes the settings for executing specific functions of the SPI driver RAM.

This configuration definition for setting function allocation to RAM has function-specific definitions.

Name: SPI\_CFG\_SECTION\_xxx

A function name xxx should be written in all capital letters.

Example: ARM\_SPI\_INITIALIZE function → SPI\_CFG\_SECTION\_ARM\_SPI\_INITIALIZE

Table 3-9 Settings of SPI\_CFG\_SECTION\_xxx

| Setting                 | Description                            |
|-------------------------|----------------------------------------|
| SYSTEM_SECTION_CODE     | Does not allocate the function to RAM. |
| SYSTEM_SECTION_RAM_FUNC | Allocates the function to RAM.         |

Table 3-10 Initial State of Function Allocation to RAM

| No. | Function Name                                                     | Allocation to RAM |
|-----|-------------------------------------------------------------------|-------------------|
| 1   | ARM_SPI_GetVersion                                                |                   |
| 2   | ARM_SPI_GetCapabilities                                           |                   |
| 3   | ARM_SPI_Initialize                                                |                   |
| 4   | ARM_SPI_Uninitialize                                              |                   |
| 5   | ARM_SPI_PowerControl                                              |                   |
| 6   | ARM_SPI_Send                                                      |                   |
| 7   | ARM_SPI_Receive                                                   |                   |
| 8   | ARM_SPI_Transfer                                                  |                   |
| 9   | ARM_SPI_GetDataCount                                              |                   |
| 10  | ARM_SPI_Control                                                   |                   |
| 11  | ARM_SPI_GetStatus                                                 |                   |
| 12  | spin_spti_handler (n = 0, 1) (SPTI interrupt handling process)    | <b>✓</b>          |
| 13  | spin_spri_handler (n = 0, 1) (SPRI interrupt handling process)    | ✓                 |
| 14  | spin_spii_handler (n = 0, 1) (SPII interrupt handling process)    | ✓                 |
| 15  | spin_spei_handler (n = 0, 1) (SPEI interrupt handling process)    | ✓                 |
| 16  | spin_sptend_handler(n = 0, 1) (SPTEND interrupt handling process) | ✓                 |

#### Detailed Information of Driver

This chapter describes the detailed specifications implementing the functions of this driver.

## 4.1 Function Specifications

This section describes the specifications and processing flow of each function of the SPI driver.

The judgment, such as that for a conditional branch, is not always made as that described in the processing flow.

#### 4.1.1 ARM\_SPI\_GetVersion Function

Table 4-1 ARM\_SPI\_GetVersion Function Specifications

| Format       | ARM_DRIVER_VERSION ARM_SPI_GetVersion(void)                                                                                                                                                                                           |
|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description  | Acquires SPI driver version.                                                                                                                                                                                                          |
| Argument     | None                                                                                                                                                                                                                                  |
| Return value | SPI driver version                                                                                                                                                                                                                    |
| Remarks      | [Example of calling function from instance]  // SPI driver instance ( SPI0 )  extern ARM_DRIVER_SPI Driver_SPI0;  ARM_DRIVER_SPI *spi0Drv = &Driver_SPI0;  main() {  ARM_DRIVER_VERSION version;  version = spi0Drv->GetVersion();  } |



Figure 4-1 ARM\_SPI\_GetVersion Function Processing Flow

## 4.1.2 ARM\_SPI\_GetCapabilities Function

Table 4-2 ARM\_SPI\_GetCapabilities Function Specifications

| Format       | ARM_SPI_CAPABILITIES ARM_SPI_GetCapabilities(void)                                                                                                                                                                                  |
|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description  | Acquires SPI driver functions.                                                                                                                                                                                                      |
| Argument     | None                                                                                                                                                                                                                                |
| Return value | Driver capabilities                                                                                                                                                                                                                 |
| Remarks      | [Example of calling function from instance]  // SPI driver instance ( SPI0 )  extern ARM_DRIVER_SPI Driver_SPI0;  ARM_DRIVER_SPI *spi0Drv = &Driver_SPI0;  main() {  ARM_SPI_CAPABILITIES cap;  cap = spi0Drv->GetCapabilities(); } |



Figure 4-2 ARM\_SPI\_GetCapabilities Function Processing Flow

# 4.1.3 ARM\_SPI\_Initialize Function

Table 4-3 ARM\_SPI\_Initialize Function Specifications

| Format       | int32_t ARM_SPI_Initialize(ARM_SPI_SignalEvent_t cb_event,                                                                       |  |  |
|--------------|----------------------------------------------------------------------------------------------------------------------------------|--|--|
|              | st_spi_resources_t * const p_spi)                                                                                                |  |  |
| Description  | Initializes the SPI driver (initializes RAM, makes register settings, and registers interrupts with NVIC).                       |  |  |
| Argument     | ARM_SPI_SignalEvent_t cb_event: Callback function                                                                                |  |  |
|              | Specifies the callback function to be executed when an event occurs. If NULL is set, the callback function will not be executed. |  |  |
|              | st_spi_resources_t * const p_spi : SPI resources                                                                                 |  |  |
|              | Specifies the SPI resources to be initialized.                                                                                   |  |  |
| Return value | ARM_DRIVER_OK SPI initialization completed                                                                                       |  |  |
|              | ARM_DRIVER_ERROR SPI initialization failed                                                                                       |  |  |
|              | Initialization failure occurs if one of the following conditions is detected.                                                    |  |  |
|              | • If neither transmission nor reception can be used (due to an erroneous setting in                                              |  |  |
|              | communication control, NVIC registration, etc.)                                                                                  |  |  |
|              | If the resources of the SPI channel to be used are locked                                                                        |  |  |
|              | (If SPin is already locked by the R_SYS_ResourceLock function)                                                                   |  |  |
| Remarks      | When this function is accessed, specifying the SPI resources is not required.                                                    |  |  |
|              | [Example of calling function from instance] static void callback(uint32_t event);                                                |  |  |
|              | // SPI driver instance ( SPI0 ) extern ARM_DRIVER_SPI Driver_SPI0; ARM_DRIVER_SPI *spi0Drv = &Driver_SPI0;                       |  |  |
|              | main() {                                                                                                                         |  |  |
|              | spi0Drv->Initialize(callback); }                                                                                                 |  |  |



Figure 4-3 ARM\_SPI\_Initialize Function Processing Flow

# 4.1.4 ARM\_SPI\_Uninitialize Function

Table 4-4 ARM\_SPI\_Uninitialize Function Specifications

| Format       | int32_t ARM_SPI_Uninitialize(st_spi_resources_t * const p_spi)                                                                                 |  |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Description  | Releases the SPI driver.                                                                                                                       |  |
| Argument     | st_spi_resources_t * const p_spi: SPI resources<br>Specifies the SPI resources to be released.                                                 |  |
| Return value | ARM_DRIVER_OK SPI released normally                                                                                                            |  |
|              | ARM_DRIVER_ERROR SPI release failed                                                                                                            |  |
|              | When executed while in both the power-off state and module start state (when an error has occurred upon R_LPM_ModuleStart), SPI release fails. |  |
| Remarks      | When this function is accessed, specifying the SPI resources is not required.                                                                  |  |
|              | [Example of calling function from instance]                                                                                                    |  |
|              | // SPI driver instance ( SPI0 ) extern ARM_DRIVER_SPI Driver_SPI0;                                                                             |  |
|              | ARM_DRIVER_SPI *spi0Drv = &Driver_SPI0;                                                                                                        |  |
|              | main()                                                                                                                                         |  |
|              | {                                                                                                                                              |  |
|              | spi0Drv->Uninitialize();                                                                                                                       |  |
|              |                                                                                                                                                |  |



Figure 4-4 ARM\_SPI\_Uninitialize Function Processing Flow

# 4.1.5 ARM\_SPI\_PowerControl Function

Table 4-5 ARM\_SPI\_PowerControl Function Specifications

| Format       | int32_t ARM_SPI_PowerControl(ARM_POWER_STATE state,                                 |  |  |
|--------------|-------------------------------------------------------------------------------------|--|--|
|              | st_spi_resources_t * const p_spi)                                                   |  |  |
| Description  | Releases the SPI from the module stop state, or causes a transition to the state.   |  |  |
| Argument     | ARM_POWER_STATE state : Power setting                                               |  |  |
|              | Set one of the following.                                                           |  |  |
|              | ARM_POWER_OFF: Causes a transition to the module stop state.                        |  |  |
|              | ARM_POWER_FULL: Releases the SPI from the module stop state.                        |  |  |
|              | ARM_POWER_LOW: This setting is not supported.                                       |  |  |
|              | st_spi_resources_t * const p_spi: SPI resources                                     |  |  |
|              | Specifies the SPI resources to which power is supplied.                             |  |  |
| Return value | ARM_DRIVER_OK Power setting change completed                                        |  |  |
|              | ARM_DRIVER_ERROR Power setting change failed                                        |  |  |
|              | Power setting change failure occurs if one of the following conditions is detected. |  |  |
|              | If this function is executed with the SPI uninitialized                             |  |  |
|              | If transition to the module stop state has failed (An error has occurred in         |  |  |
|              | R_LPM_ModuleStart.)                                                                 |  |  |
|              | ARM_DRIVER_ERROR_UNSUPPORTED Specified power setting is not supported               |  |  |
| Remarks      | When this function is accessed, specifying the SPI resources is not required.       |  |  |
|              | [Example of calling function from instance]                                         |  |  |
|              | // SPI driver instance ( SPI0 )                                                     |  |  |
|              | extern ARM_DRIVER_SPI Driver_SPI0;                                                  |  |  |
|              | ARM_DRIVER_SPI *spi0Drv = &Driver_SPI0;                                             |  |  |
|              | main()                                                                              |  |  |
|              |                                                                                     |  |  |
|              | spi0Drv-> PowerControl (ARM_POWER_FULL);                                            |  |  |
|              |                                                                                     |  |  |
|              |                                                                                     |  |  |



Figure 4-5 ARM\_SPI\_PowerControl Function Processing Flow

# 4.1.6 ARM\_SPI\_Send Function

Table 4-6 ARM\_SPI\_Send Function Specifications

| Format       | int22 + ADM_CDL Cond/void const * const n_data_vist22 + num                                    |  |  |
|--------------|------------------------------------------------------------------------------------------------|--|--|
| Format       | int32_t ARM_SPI_Send(void const * const p_data, uint32_t num,                                  |  |  |
| Description  | st_spi_resources_t * const p_spi)                                                              |  |  |
|              | Starts transmission.                                                                           |  |  |
| Argument     | void const * const *p_data : Transmit data storage pointer                                     |  |  |
|              | Specifies the start address of the buffer where data to be transmitted is stored.              |  |  |
|              | uint32_t num : Transmission size                                                               |  |  |
|              | Specifies the size of data to be transmitted.                                                  |  |  |
|              | st_spi_resources_t * const p_spi : SPI resources                                               |  |  |
|              | Specifies the SPI resources that transmit data.                                                |  |  |
| Return value | ARM_DRIVER_OK Transmission started normally                                                    |  |  |
|              | ARM_DRIVER_ERROR Transmission start failed                                                     |  |  |
|              | Transmission start failure occurs if one of the following conditions is detected.              |  |  |
|              | If this function is executed in the power OFF state                                            |  |  |
|              | If this function is executed in the uninitialized state                                        |  |  |
|              | If this function is executed with master mode set and moreover in master transmission          |  |  |
|              | disabled state                                                                                 |  |  |
|              | • If this function is executed with slave mode set and moreover in slave transmission disabled |  |  |
|              | state                                                                                          |  |  |
|              | If DMAC/DTC is specified for transmission and DMA driver setting has failed                    |  |  |
|              | ARM_DRIVER_ERROR_BUSY Transmission failed due to a busy state                                  |  |  |
|              | When a communication-in-progress state is detected, transmission fails due to a busy state.    |  |  |
|              | ARM_DRIVER_ERROR_PARAMETER Parameter error                                                     |  |  |
|              | A parameter error occurs if one of the following settings is specified.                        |  |  |
|              | The pointer to transmit data storage is set as NULL.                                           |  |  |
|              | Transmit data size is set to 0.                                                                |  |  |
| Remarks      | When this function is accessed, specifying the SPI resources is not required.                  |  |  |
|              |                                                                                                |  |  |
|              | [Example of calling function from instance]                                                    |  |  |
|              | // SPI driver instance ( SPI0 )                                                                |  |  |
|              | extern ARM_DRIVER_SPI Driver_SPI0;<br>ARM_DRIVER_SPI *spi0Drv = &Driver_SPI0;                  |  |  |
|              | $AKM_DKIVER_SII^* spioDIV = &DIVER_SII0,$ $const uint8_t tx_data[2] = \{0x51, 0xA2\};$         |  |  |
|              |                                                                                                |  |  |
|              | main()                                                                                         |  |  |
|              | {     spi0Drv->Send(&tx_data[0], 2);                                                           |  |  |
|              | spioDiv->send(&tx_data[o], 2);                                                                 |  |  |
|              |                                                                                                |  |  |
|              |                                                                                                |  |  |



Figure 4-6 ARM\_SPI\_Send Function Processing Flow (1/2)



Figure 4-7 ARM\_SPI\_Send Function Processing Flow (2/2)

#### ARM\_SPI\_Receive Function 4.1.7

ARM\_SPI\_Receive Function Specifications Table 4-7

| Format       | int32_t ARM_SPI_Receive(void * const p_data, uint32_t num,                                  |  |  |  |
|--------------|---------------------------------------------------------------------------------------------|--|--|--|
|              | st_spi_resources_t * const p_spi)                                                           |  |  |  |
| Description  | Starts reception.                                                                           |  |  |  |
| Argument     | void * const p_data: Receive data storage pointer                                           |  |  |  |
|              | Specifies the start address of the buffer where received data is to be stored.              |  |  |  |
|              | uint32_t num : Reception size                                                               |  |  |  |
|              | Specifies the size of data to be received.                                                  |  |  |  |
|              | st_spi_resources_t * const p_spi : SPI resources                                            |  |  |  |
|              | Specifies the SPI resources that receive data.                                              |  |  |  |
| Return value | ARM_DRIVER_OK Reception started normally                                                    |  |  |  |
|              | ARM_DRIVER_ERROR Reception start failed                                                     |  |  |  |
|              | Reception start failure occurs if one of the following conditions is detected.              |  |  |  |
|              | If this function is executed in the power OFF state                                         |  |  |  |
|              | If this function is executed in the uninitialized state                                     |  |  |  |
|              | If this function is executed with master mode set and moreover in master reception          |  |  |  |
|              | disabled state                                                                              |  |  |  |
|              | • If this function is executed with slave mode set and moreover in slave reception disabled |  |  |  |
|              | state                                                                                       |  |  |  |
|              | • If DMAC/DTC is specified for transmission and reception and DMA driver setting has failed |  |  |  |
|              | ARM_DRIVER_ERROR_BUSY Reception failed due to a busy state                                  |  |  |  |
|              | If a communication-in-progress state is detected, reception fails due to a busy state.      |  |  |  |
|              | ARM_DRIVER_ERROR_PARAMETER Parameter error                                                  |  |  |  |
|              | A parameter error occurs if one of the following settings is specified.                     |  |  |  |
|              | • The pointer to receive data storage is set as NULL.                                       |  |  |  |
|              | Receive data size is set to 0.                                                              |  |  |  |
| Remarks      | When this function is accessed, specifying the SPI resources is not required.               |  |  |  |
|              | IT and a feeling for the feel to the second                                                 |  |  |  |
|              | [Example of calling function from instance]  // SPI driver instance (SPI0)                  |  |  |  |
|              | extern ARM_DRIVER_SPI Driver_SPI0;                                                          |  |  |  |
|              | ARM_DRIVER_SPI *spi0Drv = &Driver_SPI0;                                                     |  |  |  |
|              | uint8_t rx_data[2];                                                                         |  |  |  |
|              | main()                                                                                      |  |  |  |
|              | man()   {                                                                                   |  |  |  |
|              | spi0Drv->Receive(℞_data[0], 2);                                                             |  |  |  |
|              | }                                                                                           |  |  |  |
| Ì            |                                                                                             |  |  |  |

RENESAS



Figure 4-8 ARM\_SPI\_Receive Function Processing Flow (1/2)



Figure 4-9 ARM SPI Receive Function Processing Flow (2/2)

# 4.1.8 ARM\_SPI\_Transfer Function

Table 4-8 ARM\_SPI\_Transfer Function Specifications

| Format       | int32_t ARM_SPI_Transfer(void const * const p_data_out, void * const p_data_in,                     |  |  |
|--------------|-----------------------------------------------------------------------------------------------------|--|--|
| Description  | uint32_t num, st_spi_resources_t * const p_spi)  Starts transmission and reception.                 |  |  |
| Argument     | void const * const p_data_out : Transmit data storage pointer                                       |  |  |
| Argument     | Specifies the start address of the buffer where data to be transmitted is stored.                   |  |  |
|              | void * const p_data_in : Receive data storage pointer                                               |  |  |
|              | Specifies the start address of the buffer where received data is to be stored.                      |  |  |
|              | uint32_t num : Transmission/reception size                                                          |  |  |
|              | Specifies the size of data to be transmitted and received.                                          |  |  |
|              | st_spi_resources_t * const p_spi : SPI resources                                                    |  |  |
|              | Specifies the SPI resources that receive data.                                                      |  |  |
| Return value | ARM_DRIVER_OK Transmission/reception started normally                                               |  |  |
| Return value | ARIVI_DRIVER_OR Transmission/reception started normally                                             |  |  |
|              | ARM_DRIVER_ERROR Transmission/reception start failed                                                |  |  |
|              | Transmission/reception start failure occurs if one of the following conditions is detected.         |  |  |
|              | If the function is executed in the power OFF state                                                  |  |  |
|              | If the function is executed in the uninitialized state                                              |  |  |
|              | • If this function is executed with master mode set and moreover in master reception disabled state |  |  |
|              | • If this function is executed with slave mode set and moreover in slave reception disabled         |  |  |
|              | state                                                                                               |  |  |
|              | • f DMAC/DTC is specified for transmission and reception and DMA driver setting has failed          |  |  |
|              | ARM_DRIVER_ERROR_BUSY Transmission/Reception failed due to a busy state                             |  |  |
|              | If a communication-in-progress state is detected, transmission/reception fails due to a busy state. |  |  |
|              | ARM_DRIVER_ERROR_PARAMETER Parameter error                                                          |  |  |
|              | A parameter error occurs if one of the following conditions is detected.                            |  |  |
|              | • If transmission/reception size is set to 0                                                        |  |  |
|              | If the pointer to transmit data storage is set as NULL                                              |  |  |
|              | If the pointer to receive data storage is set as NULL                                               |  |  |
| Remarks      | When this function is accessed, specifying the SPI resources is not required.                       |  |  |
|              | [Example of calling function from instance]                                                         |  |  |
|              | // SPI driver instance (SPI0)                                                                       |  |  |
|              | extern ARM_DRIVER_SPI Driver_SPI0;                                                                  |  |  |
|              | ARM_DRIVER_SPI *spi0Drv = &Driver_SPI0;                                                             |  |  |
|              | uint8_t rx_data[2];<br>const uint8_t tx_data[2] = {0x51, 0xA2};                                     |  |  |
|              |                                                                                                     |  |  |
|              | main() {                                                                                            |  |  |
|              | spi0Drv->Transfer (&tx_data[0], ℞_data[0], 2);                                                      |  |  |
|              | }                                                                                                   |  |  |
|              |                                                                                                     |  |  |



Figure 4-10 ARM\_SPI\_Transfer Function Processing Flow (1/2)



Figure 4-11 ARM\_SPI\_Transfer Function Processing Flow (2/2)

## 4.1.9 ARM\_SPI\_GetDataCount Function

Table 4-9 ARM\_SPI\_GetDataCount Function Specifications

| Format       | uint32_t ARM_SPI_GetDataCount(st_spi_resources_t const * const p_spi)                          |  |
|--------------|------------------------------------------------------------------------------------------------|--|
| Description  | Acquires the current transmission/reception count.                                             |  |
|              | When executed during a transmit operation, returns the transmitted data count; when            |  |
|              | executed during a receive operation or a transmit/receive operation, returns the received data |  |
|              | count.                                                                                         |  |
| Argument     | st_spi_resources_t * const p_spi : the SPI resources                                           |  |
|              | Specifies the resources of the SPI that get the transmission/reception count.                  |  |
| Return value | Transmission/reception count                                                                   |  |
| Remarks      | When this function is accessed, specifying the SPI resources is not required.                  |  |
|              |                                                                                                |  |
|              | [Example of calling function from instance]                                                    |  |
|              | // SPI driver instance (SPIO)                                                                  |  |
|              | extern ARM_DRIVER_SPI Driver_SPI0; ARM_DRIVER_SPI *spi0Drv = &Driver_SPI0;                     |  |
|              | That _DRIV DR_SIT splobly = abliver_SITio,                                                     |  |
|              | main()                                                                                         |  |
|              | {                                                                                              |  |
|              | uint32_t tx_count;<br>tx_count = spi0Drv->GetDataCount();                                      |  |
|              | }                                                                                              |  |
|              |                                                                                                |  |



Figure 4-12 ARM\_SPI\_GetDataCount Function Processing Flow

# 4.1.10 ARM\_SPI\_Control Function

Table 4-10 ARM\_SPI\_Control Function Specifications (1/2)

| Format       | int32_t ARM_SPI_Control(uint32_t control, uint32_t arg,                                                                                          |  |  |  |  |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|              | st_spi_resources_t const * const p_spi)                                                                                                          |  |  |  |  |
| Description  | Executes a control command of the SPI.                                                                                                           |  |  |  |  |
| Argument     | uint32_t control : Control command                                                                                                               |  |  |  |  |
|              | See section 2.4.1, SPI Control Command Definitions for the control commands.                                                                     |  |  |  |  |
|              | uint32_t arg : Command-specific argument (See Table 4-11 for the relationship between                                                            |  |  |  |  |
|              | control commands and arguments.)                                                                                                                 |  |  |  |  |
|              | st_spi_resources_t * const p_spi : SPI resources                                                                                                 |  |  |  |  |
|              | Specify the SPI resources to be controlled.                                                                                                      |  |  |  |  |
| Return value | ARM_DRIVER_OK Control command execution completed                                                                                                |  |  |  |  |
|              | ARM_DRIVER_ERROR Control command execution failed                                                                                                |  |  |  |  |
|              | Control command execution failure occurs if one of the following conditions is detected.                                                         |  |  |  |  |
|              | If the function is executed in the power OFF state                                                                                               |  |  |  |  |
|              | If an illegal command is executed.                                                                                                               |  |  |  |  |
|              | If communication is in progress when any command other than     ARM_SPI_ABORT_TRANSFER is executed.                                              |  |  |  |  |
|              | ARM_DRIVER_ERROR_BUSY  Control command execution failed due to a busy state                                                                      |  |  |  |  |
|              | If communication is in progress when any command other than ARM_SPI_ABORT_TRANSFER is executed, the control command execution will fail due to a |  |  |  |  |
|              | busy state.                                                                                                                                      |  |  |  |  |
|              | ARM_SPI_ERROR_FRAME_FORMAT Frame format error                                                                                                    |  |  |  |  |
|              | A frame format error occurs if one of the following conditions is detected.  • If both ARM_SPI_SS_SLAVE_SW and ARM_SPI_CPOL0_CPHA0 are specified |  |  |  |  |
|              | If both ARM_SPI_SS_SLAVE_SW and ARM_SPI_CPOL0_CPHA0 are specified                                                                                |  |  |  |  |
|              |                                                                                                                                                  |  |  |  |  |
|              | • If ARM_SPI_TI_SSI or ARM_SPI_MICROWIRE is specified                                                                                            |  |  |  |  |
|              | ARM_SPI_ERROR_BIT_ORDER Bit order error                                                                                                          |  |  |  |  |
|              | If an invalid value is set for the bit order setting, a bit order error occurs.  ARM SPI ERROR DATA BITS  Data bit error                         |  |  |  |  |
|              |                                                                                                                                                  |  |  |  |  |
|              | If a value other than 8, 9, 10, 11, 12, 13, 14, 15, 16, 20, 24, or 32 is set for data bit length, a data bit error occurs.                       |  |  |  |  |
|              | ARM_SPI_ERROR_SS_MODE SSL pin control setting error                                                                                              |  |  |  |  |
|              | An SSL pin control setting error occurs if one of the following conditions is detected.                                                          |  |  |  |  |
|              | • If, upon execution of the ARM_SPI_MODE_MASTER command, a value other than                                                                      |  |  |  |  |
|              | ARM_SPI_SS_MASTER_UNUSED, ARM_SPI_SS_MASTER_SW, or                                                                                               |  |  |  |  |
|              | ARM_SPI_SS_MASTER_HW_OUTPUT is set for the SSL control setting  • If, upon execution of the ARM_SPI_MODE_SLAVE command, a value other than       |  |  |  |  |
|              |                                                                                                                                                  |  |  |  |  |
|              | ARM_SPI_SS_SLAVE_HW or ARM_SPI_SS_SLAVE_SW is set for the SSL control setting                                                                    |  |  |  |  |
| Remarks      | When this function is accessed, specifying the SPI resources is not required.                                                                    |  |  |  |  |
|              | [Example of calling function from instance]                                                                                                      |  |  |  |  |
|              | // SPI driver instance (SPI0)                                                                                                                    |  |  |  |  |
|              | extern ARM_DRIVER_SPI Driver_SPI0;<br>ARM_DRIVER_SPI *spi0Drv = &Driver_SPI0;                                                                    |  |  |  |  |
|              | main()                                                                                                                                           |  |  |  |  |
|              | <pre>{     spi0Drv-&gt;Control(ARM_SPI_ABORT_TRANSFER, NULL); }</pre>                                                                            |  |  |  |  |
|              |                                                                                                                                                  |  |  |  |  |

Table 4-11 Operations Specified with Control Commands and Command-Specific Arguments

| Control command (control) | Command-Specific Argument (arg) | Description                                     |
|---------------------------|---------------------------------|-------------------------------------------------|
| ARM_SPI_MODE_INACTIVE     | NULL(0)                         | No arguments are used.                          |
| ARM_SPI_MODE_MASTER       | Baud rate                       | Initializes master mode with the specified baud |
|                           | (MAX: PCLKA/2                   | rate.                                           |
|                           | MIN:PCLKA/4096)                 |                                                 |
| ARM_SPI_MODE_SLAVE        | NULL(0)                         | No arguments are used.                          |
| ARM_SPI_SET_BUS_SPEED     | Baud rate                       | Sets transfer speed.                            |
|                           | (MAX: PCLKA/2                   | Specify a baud rate for the second argument.    |
|                           | MIN:PCLKA/4096)                 |                                                 |
| ARM_SPI_GET_BUS_SPEED     | NULL(0)                         | No arguments are used.                          |
| ARM_SPI_SET_DEFAULT_TX_VA | Default data                    | Sets the transmit data (default data) to be     |
| LUE                       | (0x00 to 0xFFFFFFF)             | output during reception.                        |
|                           | (Note)                          | Specify the default data value for the second   |
|                           |                                 | argument.                                       |
| ARM_SPI_CONTROL_SS        | ARM_SPI_SS_INACTIVE             | Sets the SSL0 pin to the inactive (High) state  |
|                           | ARM_SPI_SS_ACTIVE               | Sets the SSL0 pin to the active (Low) state     |
| ARM_SPI_ABORT_TRANSFER    | NULL(0)                         | No arguments are used.                          |

Note: The maximum size of default data depends on data bit length setting.



Figure 4-13 ARM\_SPI\_Control Function Processing Flow (1/3)



Figure 4-14 ARM\_SPI\_Control Function Processing Flow (2/3)



Figure 4-15 ARM\_SPI\_Control Function Processing Flow (3/3)

### 4.1.11 ARM\_SPI\_GetStatus Function

Table 4-12 ARM\_SPI\_GetStatus Function Specifications

| Format       | ARM_SPI_STATUS ARM_SPI_GetStatus(st_spi_resources_t const * const p_spi)                                                                                                                                                    |  |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Description  | Returns the status of the SPI.                                                                                                                                                                                              |  |
| Argument     | st_spi_resources_t * const p_spi : SPI resources                                                                                                                                                                            |  |
|              | Specifies the SPI resources concerned.                                                                                                                                                                                      |  |
| Return value | Communication status                                                                                                                                                                                                        |  |
| Remarks      | When this function is accessed, specifying the SPI resources is not required.                                                                                                                                               |  |
|              | [Example of calling function from instance]  // SPI driver instance ( SPI0 )  extern ARM_DRIVER_SPI Driver_SPI0;  ARM_DRIVER_SPI *spi0Drv = &Driver_SPI0;  main() {  ARM_SPI_STATUS state;  state = spi0Drv->GetStatus(); } |  |



Figure 4-16 ARM\_SPI\_GetStatus Function Processing Flow

## 4.1.12 spi\_set\_init\_master Function

Table 4-13 spi\_set\_init\_master Function Specifications

| Format       | static int32_t spi_set_init_master(uint32_t control, uint32_t baudrate, st_spi_reg_buf_t * const                                            |  |
|--------------|---------------------------------------------------------------------------------------------------------------------------------------------|--|
| Format       |                                                                                                                                             |  |
| <b>D</b>     | p_spi_regs)                                                                                                                                 |  |
| Description  | Specifies master mode settings.                                                                                                             |  |
| Argument     | uint32_t control: Control command                                                                                                           |  |
|              | uint32_t baudrate: Baud rate setting                                                                                                        |  |
|              | st_spi_reg_set_t * const p_spi_regs: Pointer to register setting value storage                                                              |  |
| Return value | ARM_DRIVER_OK Master mode set normally                                                                                                      |  |
|              | ARM_DRIVER_ERROR Master mode setting failed                                                                                                 |  |
|              | Master mode setting failure occurs if the baud rate setting is invalid (outside the range of a division ratio between 2 and 4096 of PCLKA). |  |
|              | ARM_SPI_ERROR_SS_MODE SSL pin control setting error                                                                                         |  |
|              | An SSL pin control setting error occurs if a value other than                                                                               |  |
|              | ARM_SPI_SS_MASTER_UNUSED, ARM_SPI_SS_MASTER_SW, or                                                                                          |  |
|              | ARM_SPI_SS_MASTER_HW_OUTPUT is set for the SSL control setting.                                                                             |  |
|              | ARM_SPI_ERROR_FRAME_FORMAT Frame format error                                                                                               |  |
|              | If ARM_SPI_TI_SSI or ARM_SPI_MICROWIRE is specified, a frame format error will occur.                                                       |  |
|              | ARM_SPI_ERROR_BIT_ORDER Bit order error                                                                                                     |  |
|              | If an invalid value is set for the bit order setting, a bit order error occurs.                                                             |  |
|              | ARM_SPI_ERROR_DATA_BITS Data bit error                                                                                                      |  |
|              | A data bit error occurs if a value other than 8, 9, 10, 11, 12, 13, 14, 15, 16, 20, 24, or 32 is specified for data bit length.             |  |
| Remarks      | -                                                                                                                                           |  |
|              | L                                                                                                                                           |  |

RENESAS



Figure 4-17 spi\_set\_init\_master Function Processing Flow

### 4.1.13 spi\_set\_init\_slave Function

Table 4-14 spi\_set\_init\_slave Function Specifications

| Format       | static int32_t spi_set_init_slave(uint32_t control, st_spi_reg_buf_t * const p_spi_regs)                                                 |                                   |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|
| Description  | Specifies slave mode settings.                                                                                                           |                                   |
| Argument     | uint32_t control: Control command                                                                                                        |                                   |
|              | st_spi_reg_set_t * const p_spi_regs: Pointer                                                                                             | to register setting value storage |
| Return value | ARM_DRIVER_OK S                                                                                                                          | slave mode set normally           |
|              | ARM_SPI_ERROR_SS_MODE S                                                                                                                  | SL pin control setting error      |
|              | An SSL pin control setting error occurs when a value other than ARM_SPI_SS_SL or ARM_SPI_SS_SLAVE_SW is set for the SSL control setting. |                                   |
| Remarks      |                                                                                                                                          |                                   |



Figure 4-18 spi\_set\_init\_slave Function Processing Flow

# 4.1.14 spi\_set\_init\_common Function

Table 4-15 spi\_set\_init\_common Function Specifications

| Format       | static int32_t spi_set_init_common(uint32_t control, st_spi_reg_buf_t * const p_spi_regs)                                       |  |
|--------------|---------------------------------------------------------------------------------------------------------------------------------|--|
| Description  | Specifies transfer settings common to master and slave modes.                                                                   |  |
| Argument     | uint32_t control: Control command                                                                                               |  |
|              | st_spi_reg_set_t * const p_spi_regs: Pointer to register setting value storage                                                  |  |
| Return value | ARM_DRIVER_OK The settings common to master and slave modes set successfully                                                    |  |
|              | ARM_SPI_ERROR_FRAME_FORMAT Frame format error                                                                                   |  |
|              | A frame format error occurs if one of the following conditions is detected.                                                     |  |
|              | If both ARM_SPI_SS_SLAVE_SW and ARM_SPI_CPOL0_CPHA0 are specified                                                               |  |
|              | • If both ARM_SPI_SS_SLAVE_SW and ARM_SPI_CPOL1_CPHA0 are specified                                                             |  |
|              | If ARM_SPI_TI_SSI or ARM_SPI_MICROWIRE is specified                                                                             |  |
|              | ARM_SPI_ERROR_BIT_ORDER Bit order error                                                                                         |  |
|              | If an invalid value is set for the bit order setting, a bit order error occurs.                                                 |  |
|              | ARM_SPI_ERROR_DATA_BITS Data bit error                                                                                          |  |
|              | A data bit error occurs if a value other than 8, 9, 10, 11, 12, 13, 14, 15, 16, 20, 24, or 32 is specified for data bit length. |  |
| Remarks      |                                                                                                                                 |  |



Figure 4-19 spi\_set\_init\_common Function Processing Flow (1/2)



spi\_set\_init\_common Function Processing Flow (2/2) Figure 4-20

Apr.17.2020

## 4.1.15 rspi\_baud\_set Function

Table 4-16 rspi\_baud\_set Function Specifications

| Format       | static int32_t rspi_baud_set(st_spi_reg_buf_t * const p_spi_regs, uint32_t bps_target)                                                  |                                  |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|
| Description  | Calculates a baud rate.                                                                                                                 |                                  |
| Argument     | st_spi_reg_buf_t * const p_spi_regs: Pointer to register setting buffer                                                                 |                                  |
|              | Pointer to buffer for storing baud rate calculation results                                                                             |                                  |
|              | uint32_t bps_target: Baud rate settings                                                                                                 |                                  |
| Return value | ARM_DRIVER_OK                                                                                                                           | Baud rate calculation completed. |
|              | ARM_DRIVER_ERROR                                                                                                                        | Baud rate calculation failed.    |
|              | A baud rate setting error occurs if the baud rate setting is invalid (outside the range of division ratio between 2 and 4096 of PCLKA). |                                  |
| Remarks      |                                                                                                                                         |                                  |



Figure 4-21 rspi\_baud\_set Function Processing Flow

## 4.1.16 spi\_set\_regs\_clear Function

Table 4-17 spi\_set\_regs\_clear Function Specifications

| Format       | static void spi_set_regs_clear(st_spi_reg_set_t * const p_regs)              |
|--------------|------------------------------------------------------------------------------|
| Description  | Initializes the register setting buffer.                                     |
| Argument     | st_spi_reg_buf_t * const p_spi_regs : Pointer to the register setting buffer |
| Return value | None                                                                         |
| Remarks      | -                                                                            |



Figure 4-22 spi\_set\_regs\_clear Function Processing Flow

### 4.1.17 spi\_init\_register Function

Table 4-18 spi\_init\_register Function Specifications

| Format       | static void spi_init_register(st_spi_reg_buf_t const * const p_spi_regs, st_spi_resources_t * const p_spi) |  |
|--------------|------------------------------------------------------------------------------------------------------------|--|
| Description  | Initializes the SPI capability setting registers.                                                          |  |
| Argument     | st_spi_reg_buf_t * const p_spi_regs : Pointer to the register setting buffer                               |  |
|              | st_spi_resources_t * const p_spi: SPI resources                                                            |  |
|              | Specifies the SPI resources to be controlled.                                                              |  |
| Return value | None                                                                                                       |  |
| Remarks      |                                                                                                            |  |



Figure 4-23 spi\_init\_register Function Processing Flow

# 4.1.18 spi\_interrupt\_disable Function

Table 4-19 spi\_interrupt\_disable Function Specifications

| Format       | static void spi_interrupt_disable(st_spi_resources_t * const p_spi) |  |
|--------------|---------------------------------------------------------------------|--|
| Description  | Disables interrupts.                                                |  |
| Argument     | st_spi_resources_t * const p_spi : SPI resources                    |  |
|              | Specifies the SPI resources to be controlled.                       |  |
| Return value | None                                                                |  |
| Remarks      | -                                                                   |  |



Figure 4-24 spi\_interrupt\_disable Function Processing Flow

# 4.1.19 spi\_ir\_flag\_clear Function

Table 4-20 spi\_ir\_flag\_clear Function Specifications

| Format       | static int32_t spi_ir_flag_clear(st_spi_resources_t * const p_spi)                               |                       |
|--------------|--------------------------------------------------------------------------------------------------|-----------------------|
| Description  | Clear IR of transmit / receive interrupt to 0.                                                   |                       |
| Argument     | st_spi_resources_t * const p_spi : SPI resources                                                 |                       |
|              | Specifies the SPI resources to be controlled.                                                    |                       |
| Return value | ARM_DRIVER_OK                                                                                    | IR flag clear success |
|              | ARM_DRIVER_ERROR_TIMEOUT                                                                         | Timeout error         |
|              | A frame format error occurs if one of the following conditions is detected.                      |                       |
|              | When a timeout occurs during 0 clear wait processing of the SPCR.SPRIE bit                       |                       |
|              | <ul> <li>If a timeout occurs during the 0 clear wait processing of the SPCR.SPTIE bit</li> </ul> |                       |
| Remarks      | -                                                                                                |                       |



Figure 4-25 spi\_ir\_flag\_clear Function Processing Flow

## 4.1.20 check\_tx\_available Function

Table 4-21 check\_tx\_available Function Specifications

| Format       | static int32_t check_tx_available(int16_t * const p_flag, st_spi_resources_t * const p_spi)                                                  |  |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------|--|
| Description  | Judges whether or not transmission is available.                                                                                             |  |
| Argument     | int16_t * const p_flag: Pointer to Initialization flag storage                                                                               |  |
|              | st_spi_resources_t * const p_spi : SPI resources                                                                                             |  |
|              | Specifies the SPI resources to be controlled.                                                                                                |  |
| Return value | ARM_DRIVER_OK Transmission availability judgment completed                                                                                   |  |
|              | ARM_DRIVER_ERROR Transmission availability judgment failed                                                                                   |  |
|              | Transmission availability judgment failure occurs if one of the following conditions is detected.                                            |  |
|              | <ul> <li>If an interrupt or the DTC is used in transmission and the event link setting for the SPTI<br/>interrupt fails</li> </ul>           |  |
|              | • If an interrupt or the DTC is used in transmission and interrupt priority level setting fails                                              |  |
|              | If the DTC is used in transmission and the SPTI interrupt is defined not to be used     (SYSTEM_IRQ_EVENT_NUMBER_NOT_USED) in r_system_cfg.h |  |
|              | • If the DTC or the DMAC is used in transmission and DMA driver initialization fails                                                         |  |
|              | If the DMAC is used in transmission and DMAC interrupt enable setting fails                                                                  |  |
|              | • If, in a state in which the SPII interrupt is registered with NVIC in r_system_cfg.h, the event link setting for the SPII interrupt fails  |  |
|              | If, in a state in which the SPII interrupt is registered with NVIC in r_system_cfg.h, SPII interrupt priority level setting fails            |  |
|              | • If, in a state in which the SPTEND or SPEI interrupt is registered with NVIC in                                                            |  |
|              | r_system_cfg.h, the event link setting for the SPTEND or SPEI interrupt fails                                                                |  |
|              | • If, in a state in which the SPTEND or SPEI interrupt is registered with NVIC in                                                            |  |
|              | r_system_cfg.h, SPTEND or SPEI interrupt priority level setting fails                                                                        |  |
| Remarks      |                                                                                                                                              |  |



Figure 4-26 check\_tx\_available Function Processing Flow (1/2)



Figure 4-27 check\_tx\_available Function Processing Flow (2/2)

### 4.1.21 check\_rx\_available Function

Table 4-22 check\_rx\_available Function Specifications

| Format       | static int32_t check_rx_available(int16_t * const p_flag, st_spi_resources_t * const p_spi)                                                                                                                                                                           |         |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| Description  | Judges whether or not reception is available.                                                                                                                                                                                                                         |         |
| Argument     | int16_t * const p_flag: Pointer to Initialization flag storage                                                                                                                                                                                                        |         |
|              | st_spi_resources_t * const p_spi : SPI re                                                                                                                                                                                                                             | sources |
|              | Specifies the SPI resources to be controlled.                                                                                                                                                                                                                         |         |
| Return value | ARM_DRIVER_OK Reception availability judgment completed                                                                                                                                                                                                               |         |
|              | ARM_DRIVER_ERROR Reception availability judgment failed                                                                                                                                                                                                               |         |
|              | Reception availability judgment failure occurs if one of the following conditions is detected.                                                                                                                                                                        |         |
|              | If event link setting for the SPRI or SPEI interrupt fails                                                                                                                                                                                                            |         |
|              | If SPRI or SPEI interrupt priority level setting fails                                                                                                                                                                                                                |         |
|              | <ul> <li>If the DTC is used in reception and the SPRI or SPEI interrupt is defined not to be used<br/>(SYSTEM_IRQ_EVENT_NUMBER_NOT_USED) in r_system_cfg.h</li> <li>If the DTC or the DMAC is used in reception and initialization of the DMA driver fails</li> </ul> |         |
|              |                                                                                                                                                                                                                                                                       |         |
|              |                                                                                                                                                                                                                                                                       |         |
|              | If the DMAC is used in reception and DMAC interrupt enable setting fails                                                                                                                                                                                              |         |
| Remarks      |                                                                                                                                                                                                                                                                       |         |



Figure 4-28 check\_rx\_available Function Processing Flow (1/2)



Figure 4-29 check\_rx\_available Function Processing Flow (2/2)

## 4.1.22 spi\_transmit\_stop Function

Table 4-23 spi\_transmit\_stop Function Specifications

| Format       | static void spi_transmit_stop(st_spi_resources_t const * const p_spi) |  |
|--------------|-----------------------------------------------------------------------|--|
| Description  | Suspends transmission.                                                |  |
| Argument     | st_spi_resources_t * const p_spi : SPI resources                      |  |
|              | Specifies the SPI resources to be controlled.                         |  |
| Return value | None                                                                  |  |
| Remarks      |                                                                       |  |



Figure 4-30 spi\_transmit\_stop Function Processing Flow

### 4.1.23 spi\_send\_setting Function

Table 4-24 spi\_send\_setting Function Specifications

| Format       | static int32_t spi_send_setting(void c                      | onst * const p_data, uint32_t num, bool dummy_flag,        |
|--------------|-------------------------------------------------------------|------------------------------------------------------------|
|              |                                                             | spi_resources_t * const p_spi)                             |
| Description  | Specifies settings for transmission.                        |                                                            |
| Argument     | void const * const p_data: Pointer to transmit data storage |                                                            |
|              | uint32_t num: Transmission size                             |                                                            |
|              | bool dummy_flag: Dummy transmiss                            | on flag                                                    |
|              | st_spi_resources_t * const p_spi : SF                       | PI resources                                               |
|              | Specifies the SPI resources to be con                       | ntrolled.                                                  |
| Return value | ARM_DRIVER_OK                                               | Transmission setting completed                             |
|              | ARM_DRIVER_ERROR                                            | Transmission setting failed                                |
|              | · ·                                                         | initialization of the DMA driver fails when the DTC or the |
|              | DMAC is used for transmission.                              |                                                            |
| Remarks      |                                                             |                                                            |



Figure 4-31 spi send setting Function Processing Flow (1/2)



Figure 4-32 spi\_send\_setting Function Processing Flow (2/2)

## 4.1.24 spi\_receive\_setting Function

Table 4-25 spi\_receive\_setting Function Specifications

| Format       |                                                                     | const * const p_data, uint32_t num, st_spi_resources_t st p_spi) |
|--------------|---------------------------------------------------------------------|------------------------------------------------------------------|
| Description  | Specifies settings for reception.                                   |                                                                  |
| Argument     | void const * const p_data: Pointer to receive data storage location |                                                                  |
|              | uint32_t num: Reception size                                        |                                                                  |
|              | st_spi_resources_t * const p_spi: SPI r                             | esources                                                         |
|              | Specifies the SPI resources to be conti                             | rolled.                                                          |
| Return value | ARM_DRIVER_OK                                                       | Reception setting completed                                      |
|              | ARM_DRIVER_ERROR                                                    | Reception setting failed                                         |
|              | Reception setting failure occurs if initia                          | ization of the DMA driver fails when the DTC or the              |
|              | DMAC is used for reception.                                         |                                                                  |
| Remarks      |                                                                     |                                                                  |



Figure 4-33 spi\_receive\_setting Function Processing Flow

### 4.1.25 dma\_config\_init Function

Table 4-26 dma\_config\_init Function Specifications

| Format       | static void dma_config_init(st_dma_transfer_data_cfg_t *p_cfg)  |  |
|--------------|-----------------------------------------------------------------|--|
| Description  | Initializes the DMA driver setting structure to 0.              |  |
| Argument     | st_dma_transfer_data_cfg_t *p_cfg: DMA driver setting structure |  |
| Return value | None                                                            |  |
| Remarks      | -                                                               |  |



Figure 4-34 dma\_config\_init Function Processing Flow

### 4.1.26 spti\_handler Function

Table 4-27 spti\_handler Function Specifications

| Format       | static void spti_handler(st_spi_resources_t * const p_spi)                  |  |
|--------------|-----------------------------------------------------------------------------|--|
| Description  | SPTI interrupt handling processing (when using interrupts for transmission) |  |
| Argument     | st_spi_resources_t * const p_spi: SPI resources                             |  |
|              | Specifies the SPI resources to be controlled.                               |  |
| Return value | None                                                                        |  |
| Remarks      | SPTI interrupt handling processing with interrupts used for transmission    |  |



Figure 4-35 spti\_handler Function Processing Flow (1/2)



Figure 4-36 spti\_handler Function Processing Flow (2/2)

RENESAS

#### 4.1.27 spri\_handler Function

Table 4-28 spri\_handler Function Specifications

| Format       | static void spri_handler(st_spi_resources_t * const p_spi)               |  |
|--------------|--------------------------------------------------------------------------|--|
| Description  | SPRI interrupt handling processing (when using interrupts for reception) |  |
| Argument     | st_spi_resources_t * const p_spi: SPI resources                          |  |
|              | Specifies the SPI resources to be controlled.                            |  |
| Return value | None                                                                     |  |
| Remarks      | SPRI interrupt handling processing with interrupts used for reception    |  |



Figure 4-37 spri\_handler Function Processing Flow

### 4.1.28 spii\_handler Function

Table 4-29 spii\_handler Function Specifications

| Format       | static void spii_handler(st_spi_resources_t * const p_spi) |  |
|--------------|------------------------------------------------------------|--|
| Description  | SPEI interrupt handling processing                         |  |
| Argument     | st_spi_resources_t * const p_spi: SPI resources            |  |
|              | Specifies the SPI resources to be controlled.              |  |
| Return value | None                                                       |  |
| Remarks      | _                                                          |  |



Figure 4-38 spii\_handler Function Processing Flow

## 4.1.29 spei\_handler Function

Table 4-30 pei\_handler Function Specifications

| Format       | static void spei_handler(st_spi_resources_t * const p_spi)                                    |
|--------------|-----------------------------------------------------------------------------------------------|
| Description  | SPEI interrupt handling processing                                                            |
| Argument     | st_spi_resources_t * const p_spi: SPI resources Specifies the SPI resources to be controlled. |
| Return value | None                                                                                          |
| Remarks      | 1                                                                                             |



Figure 4-39 pei\_handler Function Processing Flow

# 4.1.30 sptend\_handler Function

Table 4-31 sptend\_handler Function Specifications

| Format       | static void sptend_handler(st_spi_resources_t * const p_spi)                                  |
|--------------|-----------------------------------------------------------------------------------------------|
| Description  | SPEI interrupt handling processing                                                            |
| Argument     | st_spi_resources_t * const p_spi: SPI resources Specifies the SPI resources to be controlled. |
| Return value | None                                                                                          |
| Remarks      | -                                                                                             |



Figure 4-40 sptend\_handler Function Processing Flow

# 4.2 Macro and Type Definitions

This section shows the definitions of the macros used in the driver and the types of them.

### 4.2.1 Macro Definition List

Table 4-32 List of Macro Definitions (1/2)

| Macro Definition                      | Setting                                                     | Description                                       |
|---------------------------------------|-------------------------------------------------------------|---------------------------------------------------|
| R_SPI0_ENABLE                         | (1)                                                         | SPI0 resource enable definition                   |
| R_SPI1_ENABLE                         | (1)                                                         | SPI1 resource enable definition                   |
| SPI_FLAG_INITIALIZED                  | (1U << 0)                                                   | SPI initialization complete flag definition       |
| SPI_FLAG_POWERED                      | (1U << 1)                                                   | Module released flag definition                   |
| SPI_FLAG_CONFIGURED                   | (1U << 2)                                                   | Mode setting complete flag definition             |
| SPI_FLAG_MASTER_SEND_<br>AVAILABLE    | (1U << 3)                                                   | Master transmission enabled state flag definition |
| SPI_FLAG_MASTER_RECEIVE_<br>AVAILABLE | (1U << 4)                                                   | Master reception enabled state flag definition    |
| SPI_FLAG_SLAVE_SEND_<br>AVAILABLE     | (1U << 5)                                                   | Slave transmission enabled state flag definition  |
| SPI_FLAG_SLAVE_RECEIVE_<br>AVAILABLE  | (1U << 6)                                                   | Slave reception enabled state flag definition     |
| SPI_SPTI0_DMAC_SOURCE_ID              | (0x9A)                                                      | DELS bit settings for SPTI0                       |
| SPI_SPRI0_DMAC_SOURCE_ID              | (0x99)                                                      | DELS bit settings for SPRI0                       |
| SPI_SPTI1_DMAC_SOURCE_ID              | (0x9F)                                                      | DELS bit settings for SPTI1                       |
| SPI_SPRI1_DMAC_SOURCE_ID              | (0x9E)                                                      | DELS bit settings for SPRI1                       |
| SPI_PRV_USED_DMAC_DTC_DRV             | SPI_PRV_USED_TX_DMAC_DTC_DRV   SPI_PRV_USED_RX_DMAC_DTC_DRV | Definition for DMAC/DTC driver use judgment       |
| SPI_PRV_USED_TX_DMAC_DTC_<br>DRV      | SPI0_TRANSMIT_CONTROL   SPI1_TRANSMIT_CONTROL               | Definition for DMAC/DTC transmission judgment     |
| SPI_PRV_USED_RX_DMAC_DTC_<br>DRV      | SPI0_RECEIVE_CONTROL   SPI1_RECEIVE_CONTROL                 | Definition for DMAC/DTC reception judgment        |
| SPI_PRV_USED_DMAC_DRV                 | SPI_PRV_USED_TX_DMAC_DRV   SPI_PRV_USED_RX_DMAC_DRV         | Definition for DMAC driver availability judgment  |
| SPI_PRV_USED_TX_DMAC_DRV              | SPI_PRV_USED_TX_DMAC_DTC_DRV & 0x00FF                       | Definition for DMAC transmission judgment         |
| SPI_PRV_USED_RX_DMAC_DRV              | SPI_PRV_USED_RX_DMAC_DTC_DRV & 0x00FF                       | Definition for DMAC reception judgment            |
| SPI_PRV_USED_DTC_DRV                  | SPI_PRV_USED_TX_DTC_DRV  <br>SPI_PRV_USED_RX_DTC_DRV        | Definition for DTC driver availability judgment   |
| SPI_PRV_USED_TX_DTC_DRV               | SPI_PRV_USED_TX_DMAC_DTC_DRV & SPI_USED_DTC                 | Definition for DTC transmission judgment          |
| SPI_PRV_USED_RX_DTC_DRV               | (SPI_PRV_USED_RX_DMAC_DTC_DRV<br>& SPI_USED_DTC             | Definition for DTC reception judgment             |

Table 4-33 List of Macro Definitions (2/2)

| Definition                  | Value       | Description                                                 |
|-----------------------------|-------------|-------------------------------------------------------------|
| SPI_PRV_SPCMD0_SPB_OFFSET   | (8)         | Offset value for setting SPCMD.SPB                          |
| SPI_PRV_SPCMD0_SPB_CLR_MASK | (0xF0FF)    | Mask value for clearing SPCMD.SPB                           |
| SPI_PRV_SPCMD0_SPB_20BIT    | (0x0000)    | Data length setting (20 bits)                               |
| SPI_PRV_SPCMD0_SPB_24BIT    | (0x0100)    | Data length setting (24 bits)                               |
| SPI_PRV_SPCMD0_SPB_32BIT    | (0x0200)    | Data length setting (32 bits)                               |
| SPI_PRV_SPCMD0_SPB_8BIT     | (0x0400)    | Data length setting (8 bits)                                |
| SPI_PRV_EXEC_SEND           | (0x00)      | Transmit operation definition                               |
| SPI_PRV_EXEC_RECEIVE        | (0x01)      | Receive operation definition                                |
| SPI_PRV_EXEC_TRANSFER       | (0x02)      | Transmit/receive operation definition                       |
| SPI_PRV_MASK_BRDV           | (0xFFF3)    | Mask value for setting SPCMD0.BRDV                          |
| SPI_PRV_BASE_BIT_MASK       | (0xFFFFFFE) | Data bit length base mask for storing reception information |

# 4.3 Structure Definitions

# 4.3.1 st\_spi\_resources\_t Structure

This structure configures the resources of the SPI.

Table 4-34 st\_spi\_resources\_t Structure

| Element Name    | Туре                   | Description                                                          |
|-----------------|------------------------|----------------------------------------------------------------------|
| *reg            | volatile SPI0_Type     | Shows a target SPI register.                                         |
| pin_set         | r_pinset_t             | Function pointer for setting pins                                    |
| pin_clr         | r_pinclr_t             | Function pointer for releasing pins                                  |
| *ss_pin         | volatile uint16_t      | Software-controlled SSL0 pin setting (port register)                 |
| ss_pin_pos      | uint8_t                | Software-controlled SSL0 pin setting (pin number)                    |
| *info           | st_spi_info_t          | SPI status information                                               |
| *xfer           | st_spi_transfer_info_t | SPI transfer information                                             |
| lock_id         | e_system_mcu_lock_t    | SPI lock ID                                                          |
| mstp_id         | e_lpm_mstp_t           | SPI module stop ID                                                   |
| spti_irq        | IRQn_Type              | SPTI interrupt number assigned in NVIC                               |
| spri_irq        | IRQn_Type              | SPRI interrupt number assigned in NVIC                               |
| spii_irq        | IRQn_Type              | SPII interrupt number assigned in NVIC                               |
| spei_irq        | IRQn_Type              | SPEI interrupt number assigned in NVIC                               |
| sptend_irq      | IRQn_Type              | SPTEND interrupt number assigned in NVIC                             |
| spti_iesr_val   | uint32_t               | IESR register setting for SPTI interrupt                             |
| spri_iesr_val   | uint32_t               | IESR register setting for SPRI interrupt                             |
| spii_iesr_val   | uint32_t               | IESR register setting for SPII interrupt                             |
| spei_iesr_val   | uint32_t               | IESR register setting for SPEI interrupt                             |
| sptend_iesr_val | uint32_t               | IESR register setting for SPTEND interrupt                           |
| spti_priority   | uint32_t               | SPTI interrupt priority level                                        |
| spri_priority   | uint32_t               | SPRI interrupt priority level                                        |
| spii_priority   | uint32_t               | SPII interrupt priority level                                        |
| spei_priority   | uint32_t               | SPEI interrupt priority level                                        |
| sptend_priority | uint32_t               | SPTEND interrupt priority level                                      |
| *tx_dma_drv     | DRIVER_DMA             | DMA driver for transmission                                          |
|                 |                        | If interrupts are used for transmission, NULL is set.                |
| tx_dma_source   | uint16_t               | DELS bit value set for SPTI                                          |
| *tx_dtc_info    | st_dma_transfer_data_t | Address at which DTC transfer information for transmission is stored |
| *rx_dma_drv     | DRIVER_DMA             | DMA driver for reception                                             |
|                 |                        | If interrupts are used for reception, NULL is set.                   |
| rx_dma_source   | uint16_t               | DELS bit value set for SPRI                                          |
| *rx_dtc_info    | st_dma_transfer_data_t | Address at which DTC transfer information for reception is stored    |
| spti_callback   | system_int_cb_t        | SPTI interrupt callback function                                     |
| spri_callback   | system_int_cb_t        | SPRI interrupt callback function                                     |
| spii_callback   | system_int_cb_t        | SPII interrupt callback function                                     |
| spei_callback   | system_int_cb_t        | SPEI interrupt callback function                                     |
| sptend_callback | system_int_cb_t        | SPTEND interrupt callback function                                   |

# 4.3.2 st\_spi\_transfer\_info\_t Structure

This structure is used to manage the SPI transmission/reception information.

Table 4-35 st\_spi\_transfer\_info\_t Structure

| Element Name | Туре     | Description                                               |
|--------------|----------|-----------------------------------------------------------|
| num          | uint32_t | Transmission/reception size                               |
| *rx_buf      | void     | Receive buffer                                            |
| *tx_buf      | void     | Transmit buffer                                           |
| rx_cnt       | uint32_t | Reception count                                           |
| tx_cnt       | uint32_t | Transmission count                                        |
| tx_def_val   | uint16_t | Dummy transmit data                                       |
| data_bits    | uint8_t  | Data bit length                                           |
| exec_state   | uint8_t  | Transmission, reception, or transmission/reception status |

# 4.3.3 st\_spi\_info\_t Structure

This structure is used to manage the SPI information.

Table 4-36 st\_spi\_info\_t Structure

| Element Name | Туре                   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| cb_event     | ARM_SPI_SignalEvent_t  | Callback function to be executed when an event occurs When this value is NULL, no callback function will be executed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| status       | ARM_SPI_STATUS         | SPI communication status                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| tx_status    | st_spi_transfer_info_t | SPI transmission and reception information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| mode         | uint32_t               | Operation mode  ARM_SPI_MODE_INACTIVE: The SPI is not active.  ARM_SPI_MODE_MASTER: Master mode operation  ARM_SPI_MODE_SLAVE: Slave mode operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| bps          | uint32_t               | Baud rate setting                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| flags        | uint16_t               | Driver status flag b0: Driver initialization state (0: Uninitialized, 1: Initialized) b1: Module stop state     (0: Module stop state, 1: Module stop released) b2: SPI mode setting complete state     (0: Not set, 1: Setting completed) b3: Master transmission availability     (0: Master transmission not available, 1: Master transmission available) b4: Master reception availability     (0: Master reception not available, 1: Master reception available) b5: Slave transmission availability     (0: Slave transmission not available, 1: Slave transmission available) b6: Slave reception availability     (0: Slave reception not available, 1: Slave reception available) |

## 4.3.4 st\_spi\_reg\_buf\_t Function

This structure is used for the register setting buffers.

Table 4-37 st\_spi\_reg\_buf\_t Structure

| Element Name | Туре     | Description                           |
|--------------|----------|---------------------------------------|
| mode         | int32_t  | Buffer for setting SPI operation mode |
| spcmd0       | uint16_t | Buffer for setting SPCMD0 register    |
| spcr         | uint8_t  | Buffer for setting SPCR register      |
| spbr         | uint8_t  | Buffer for setting SPBR register      |
| data_bits    | uint8_t  | Buffer for setting a data bit length  |
| bps          | uint32_t | Buffer for setting a baud rate        |

#### 4.4 Data Table Definitions

This section shows the definitions for the main data table used for SPI driver processing.

# 4.4.1 Data Table for Bit Rate Division Setting

The bit rate division setting data table is a table used for setting SPCMD0.BRDV defined with type uint16\_t.

Table 4-38 Bit Rate Division Setting Data Table (gs\_spi\_brdv\_tbl)

| Frequency |                     | BRD | V[1:0] |                                   |
|-----------|---------------------|-----|--------|-----------------------------------|
| Division  |                     |     |        |                                   |
| Ratio     | Data Table Settings | b3  | b2     | Description                       |
| 0         | 0x0000              | 0   | 0      | Base bit rate (Note)              |
| 2         | 0x0004              | 0   | 1      | Base bit rate (Note) divided by 2 |
| 4         | 0x0008              | 1   | 0      | Base bit rate (Note) divided by 4 |
| 8         | 0x000C              | 1   | 1      | Base bit rate (Note) divided by 8 |

Note. The base bit rate is determined by the SPBR register value. The SPBR setting value is automatically calculated when the baud rate is set.

# 4.5 Calling External Functions

This section shows the external functions to be called from the SPI driver APIs.

Table 4-39 External Functions Called from SPI Driver APIs and Calling Conditions (1/2)

| API          | Functions Called           | Conditions (Note)                                                                 |
|--------------|----------------------------|-----------------------------------------------------------------------------------|
| Initialize   | R_SYS_ResourceLock         | None                                                                              |
|              | R_NVIC_GetPriority         | None                                                                              |
|              | R_NVIC_SetPriority         | None                                                                              |
|              | R_SYS_IrqEventLinkSet      | None                                                                              |
|              | R_DMAC_Open                | The DMAC driver was used for transmission or reception.                           |
|              | R_DMAC_InterruptEnable     |                                                                                   |
|              | R_DMAC_Close               | The DMAC driver was used for transmission or reception and initialization failed. |
|              | R_DTC_Open                 | The DTC driver was used for transmission or reception.                            |
|              | R_DTC_Close                | The DTC driver was used for transmission or reception and initialization failed.  |
| Uninitialize | R_LPM_ModuleStart          | The Uninitialize function was executed in the module stop state                   |
|              | R_LPM_ModuleStop           | None                                                                              |
|              | R_SYS_ResourceUnlock       | None                                                                              |
|              | R_NVIC_ClearPendingIRQ     | None                                                                              |
|              | R_SYS_IrqStatusClear       | None                                                                              |
|              | R_NVIC_DisableIRQ          | None                                                                              |
|              | R_RSPI_Pinclr_CHn(n = 0,1) | None                                                                              |
|              | R_RSPI_Pinset_CHn(n = 0,1) | None                                                                              |
|              | R_DMAC_Close               | The DMAC driver was used for transmission or reception.                           |
|              | R_DTC_Close                | The DTC driver was used for transmission or reception.                            |
| PowerControl | R_LPM_ModuleStart          | ARM_POWER_FULL was specified (module stop state                                   |
|              | R_RSPI_Pinclr_CHn(n = 0,1) | released)                                                                         |
|              | R_LPM_ModuleStop           | ARM_POWER_OFF was specified (module stop state                                    |
|              | R_NVIC_ClearPendingIRQ     | entered)                                                                          |
|              | R_SYS_IrqStatusClear       |                                                                                   |
|              | R_NVIC_DisableIRQ          |                                                                                   |
| Send         | R_NVIC_EnableIRQ           | None                                                                              |
|              | R_SYS_IrqStatusClear       | None                                                                              |
|              | R_NVIC_DisableIRQ          | None                                                                              |
|              | R_DMAC_Create              | The DMAC driver was used for transmission.                                        |
|              | R_DMAC_InterruptEnable     |                                                                                   |
|              | R_DMAC_Control             |                                                                                   |
|              | R_DTC_Create               | The DTC driver was used for transmission.                                         |
|              | R_DTC_Control              |                                                                                   |

Note: If operation terminates due to a parameter check error, the functions may not be called even when no condition is specified.

Table 4-40 External Functions Called from SPI Driver APIs and Calling Conditions (2/2)

| API             | Functions Called           | Conditions (Note)                                                                                                       |
|-----------------|----------------------------|-------------------------------------------------------------------------------------------------------------------------|
| Receive         | R_NVIC_EnableIRQ           | None                                                                                                                    |
|                 | R_DMAC_Create              | The DMAC driver was used for reception, or the DMAC                                                                     |
|                 | R_DMAC_InterruptEnable     | driver was used for transmission in clock synchronous                                                                   |
|                 | R_DMAC_Control             | mode (with transmission enabled).                                                                                       |
|                 | R_NVIC_ClearPendingIRQ     | None                                                                                                                    |
|                 | R_SYS_IrqStatusClear       | None                                                                                                                    |
|                 | R_DTC_Create               | The DTC driver was used for reception, or the DTC driver                                                                |
|                 | R_DTC_Control              | was used for transmission in clock synchronous mode (with transmission enabled).                                        |
| Transfer        | R_NVIC_EnableIRQ           | None                                                                                                                    |
|                 | R_DMAC_Create              | The DMAC driver was used for transmission/reception, or                                                                 |
|                 | R_DMAC_InterruptEnable     | the DMAC driver was used for transmission in clock                                                                      |
|                 | R_DMAC_Control             | synchronous mode (with transmission enabled).                                                                           |
|                 | R_NVIC_ClearPendingIRQ     | None                                                                                                                    |
|                 | R_SYS_IrqStatusClear       | None                                                                                                                    |
|                 | R_DTC_Create               | The DTC driver was used for transmission/reception, or                                                                  |
|                 | R_DTC_Control              | the DTC driver was used for transmission in clock synchronous mode (with transmission enabled).                         |
| GetDataCount    | R_DMAC_GetTransferByte     | When a DMAC driver is used for transmission / reception processing                                                      |
|                 | R_DTC_GetTransferByte      | When a DTC driver is used for transmission / reception processing                                                       |
| Control         | R_SYS_SystemClockFreqGet   | Any of the following commands was executed:  • ARM_SPI_MODE_MASTER  • ARM_SPI_SET_BUS_SPEED  • ARM_SPI_GET_BUS_SPEED    |
|                 | R_NVIC_ClearPendingIRQ     | The ARM_SPI_ABORT_TRANSFER command was                                                                                  |
|                 | R_SYS_IrqStatusClear       | executed.                                                                                                               |
|                 | R_DMAC_Control             |                                                                                                                         |
|                 | R_DMAC_InterruptDisable    | 1                                                                                                                       |
|                 | R_NVIC_DisableIRQ          | 7                                                                                                                       |
|                 | R_NVIC_ClearPendingIRQ     | 7                                                                                                                       |
|                 | R_SYS_IrqStatusClear       | 7                                                                                                                       |
|                 | R_RSPI_Pinset_CHn(n = 0,1) | Transmission or reception was enabled by either of the following commands:  • ARM_SPI_MODE_MASTER  • ARM_SPI_MODE_SLAVE |
| GetStatus       | -                          | -                                                                                                                       |
| GetVersion      | -                          | -                                                                                                                       |
| GetCapabilities | -                          | -                                                                                                                       |
|                 |                            |                                                                                                                         |

Note: If operation terminates due to a parameter check error, the functions may not be called even when no condition is specified.

### 5. Usage Notes

### 5.1 Registering SPI Interrupts with NVIC

It is necessary to register the interrupts used for communication control with the NVIC in r\_system\_cfg.h. For details, see section 2.3, Pin Configuration.

#### 5.2 Pin Configuration

The pins to be used by this driver are set and released respectively with the R\_RSPI\_Pinset\_CHn (n=0,1) and R\_RSPI\_Pinclr\_CHn functions in pin.c. The R\_RSPI\_Pinset\_CHn function is called when transmission or reception is enabled by the Control function. The R\_RSPI\_Pinclr\_CHn function is called when transmission and reception are disabled by the Control function, PowerControl function, or Uninitialize function.

Select the pin to be used by editing the  $R_RSPI_Pinset_CHn$  and  $R_RSPI_Pinclr_CHn$  (n = 0, 1) functions of pin.c.

Pin names of SPI function have added \_A, \_B, \_C, and \_D suffixes. When assigning SPI functions, select the functional pins with the same suffix. (Note)

Figures 5-1 to 5-3 show the coding examples for setting the pin configuration.

Note. In the case of SPI function, the same signal names are present with the suffixes "\_A", "\_B" "\_C" and "\_D" attached. These indicate groups in terms of timing adjustment, and signals from different groups cannot be used at the same time. The exceptions are the RSPCKA\_C and MOSIA\_C signals for the SPI and the SSLB0\_D signal, which can be used at the same time as signals from group B.

```
* @brief This function sets Pin of RSPI0.
 @note Several pin names have added _A, _B, and _C suffixes.@n
When assigning the SPI functions, select the functional pins with the same suffix.@n
        Comment out the terminal of unused suffix.@n
        When using "RSPCKA_C, MOSIA_C" added by the SPI, select the pair of RSPCKA_B and RSPCKA_C and the pair of MOSIA_B and MOSIA_C. When using "SSLBO_D" added by SPI,
        select the pair of SSLBO_D and SSLBO_B.
/* Function Name : R_RSPI_Pinset_CH0 */
void R_RSPI_Pinset_CH0(void) // @suppress("API function naming") @suppress("Function length")
   /* Disable protection for PFS function (Set to PWPR register) */
   R_SYS_RegisterProtectDisable(SYSTEM_REG_PROTECT_MPC);
     /* MISOA_A : P105 */
     PFS->P105PFS_b.PMR = 0U;
     PFS->P105PFS_b.ASEL = 0U;
//
     PFS->P105PFS_b.ISEL = 0U;
//
     PFS->P105PFS_b.PSEL = R_PIN_PRV_RSPI_PSEL;
     PFS->P105PFS_b.PMR = 1U;
   /* Set P500 as MISOA */
   /* MISOA_B : P500 */
   PFS->P500PFS_b.ASEL = 0U;
   PFS->P500PFS_b.ISEL = 0U;
   PFS->P500PFS_b.PSEL = R_PIN_PRV_RSPI_PSEL;
   PFS->P500PFS_b.PMR = 1U;
     /* MOSIA_A : P104 */
     PFS->P104PFS_b.PMR = 0U;
     PFS->P104PFS_b.ASEL = 0U;
//
     PFS->P104PFS_b.ISEL = 0U;
//
     PFS->P104PFS_b.PSEL = R_PIN_PRV_RSPI_PSEL;
     PFS->P104PFS b.PMR = 1U;
   /* Set P010 as MOSIA */
   /* MOSIA_B : P010 */
   PFS->P010PFS_b.ASEL = 0U;
   PFS->P010PFS_b.ISEL = 0U;
   PFS->P010PFS b.PSEL = R PIN PRV RSPI PSEL;
   PFS->P010PFS_b.PMR = 1U;
   /* MOSIA_C : P501 */
     PFS->P501PFS_b.ASEL = 0U;
//
     PFS->P501PFS_b.ISEL = 0U;
     PFS->P501PFS b.PSEL = R PIN PRV RSPI PSEL;
//
     PFS->P501PFS_b.PMR = 1U;
//
     /* RSPCKA A : P107 */
     PFS->P107PFS_b.PMR = 0U;
//
     PFS->P107PFS_b.ASEL = 0U;
     PFS->P107PFS_b.ISEL = 0U;
//
     PFS->P107PFS_b.PSEL = R_PIN_PRV_RSPI_PSEL;
//
     PFS->P107PFS_b.PMR = 1U;
   /* Set P011 as RSPCKA */
   /* RSPCKA_B : P011 */
   PFS->P011PFS_b.ASEL = 0U;
   PFS->P011PFS_b.ISEL = 0U;
   PFS->P011PFS_b.PSEL = R_PIN_PRV_RSPI_PSEL;
   PFS \rightarrow P011PFS_b.PMR = 1\overline{U};
   /* RSPCKA_C : P502 */
   PFS->P502PFS b.ASEL = 0U;
//
//
     PFS->P502PFS_b.ISEL = 0U;
     PFS->P502PFS_b.PSEL = R_PIN_PRV_RSPI_PSEL;
//
//
     PFS->P502PFS_b.PMR = 1U;
```

Figure 5-1 Coding Example for Setting Pin Configuration (1/3)

```
/* SSLA0 A : P103 */
     PFS->P103PFS b.ASEL = 0U;
//
//
     PFS->P103PFS b.ISEL = 0U;
//
     PFS->P103PFS b.PSEL = R PIN PRV RSPI PSEL;
     PFS->P103PFS_b.PMR = 1U;
   /* Set P012 as SSLA0 */
   /* SSLA0 B : P012 */
   PFS->P012PFS_b.ASEL = 0U;
   PFS->P012PFS_b.ISEL = 0U;
   PFS->P012PFS_b.PSEL = R_PIN_PRV_RSPI_PSEL;
   PFS->P012PFS b.PMR = 1U;
     /* SSLA1_A : P102 */
//
     PFS->P102PFS_b.ASEL = 0U;
//
//
     PFS->P102PFS_b.ISEL = 0U;
//
     PFS->P102PFS b.PSEL = R PIN PRV RSPI PSEL;
     PFS \rightarrow P102PFS b.PMR = 1U;//
//
   /* SSLA1 B : P013 */
//
     PFS->P013PFS b.ASEL = 0U;
     PFS->P013PFS_b.ISEL = 0U;
//
     PFS->P013PFS_b.PSEL = R_PIN_PRV_RSPI_PSEL;
//
     PFS \rightarrow P013PFS b.PMR = 1U;
//
//
     /* SSLA2 A : P101 */
     PFS->P101PFS b.ASEL = 0U;
//
//
     PFS->P101PFS b.ISEL = 0U;
     PFS->P101PFS b.PSEL = R PIN PRV RSPI PSEL;
//
     PFS->P101PFS_b.PMR = 1U;
//
   /* SSLA2_B : P014 */
     PFS->P014PFS b.ASEL = 0U;
//
     PFS->P014PFS_b.ISEL = 0U;
     PFS->P014PFS_b.PSEL = R_PIN_PRV_RSPI_PSEL;
//
//
     PFS->P014PFS_b.PMR = 1U;
     /* SSLA3_A : P100 */
//
     PFS->P100PFS_b.ASEL = 0U;
//
//
     PFS->P100PFS_b.ISEL = 0U;
     PFS->P100PFS b.PSEL = R PIN PRV RSPI PSEL;
//
     PFS->P100PFS_b.PMR = 1U;
   /* SSLA3_B : P015 */
//
     PFS->P015PFS b.ASEL = 0U;
//
    PFS->P015PFS_b.ISEL = 0U;
     PFS->P015PFS_b.PSEL = R_PIN_PRV_RSPI_PSEL;
//
     PFS->P015PFS_b.PMR = 1U;
   /* Enable protection for PFS function (Set to PWPR register) */
   R_SYS_RegisterProtectEnable(SYSTEM_REG_PROTECT_MPC);
}/* End of function R_RSPI_Pinset_CH0() */
```

Figure 5-2 Coding Example for Setting Pin Configuration (2/3)

```
* @brief This function clears the pin setting of RSPIO.
                                          ************
/* Function Name : R_RSPI_Pinclr_CH0 */
void R_RSPI_Pinclr_CH0(void) // @suppress("API function naming")
   /* Disable protection for PFS function (Set to PWPR register) */
   R_SYS_RegisterProtectDisable(SYSTEM_REG_PROTECT_MPC);
    /* MISOA_A : P105 */
// PFS->P105PFS &= R PIN PRV CLR MASK;
   /* Release MISOA pin */
   /* MISOA_B : P500 */
   PFS->P500PFS &= R PIN PRV CLR MASK;
     /* MOSIA_A : P104 */
// PFS->P104PFS &= R PIN PRV CLR MASK;
   /* Release MOSIA pin */
   /* MOSIA_B : P010 */
   PFS->P010PFS &= R_PIN_PRV_CLR_MASK;
/* MOSIA_C : P501 */
// PFS->P501PFS &= R_PIN_PRV_CLR_MASK;
     /* RSPCKA A : P107 */
// PFS->P107PFS &= R_PIN_PRV_CLR_MASK;
   /* Release RSPCKA pin */
   /* RSPCKA_B : P011 */
   PFS->P011PFS &= R_PIN_PRV_CLR_MASK;
   /* RSPCKA : P502 */
// PFS->P502PFS &= R PIN PRV CLR MASK;
   /* SSLA0_A : P103 */
// PFS->P103PFS &= R_PIN_PRV_CLR_MASK;
   /* Release SSLA0 pin */
   /* SSLA0 B : P012 */
   PFS->P012PFS &= R_PIN_PRV_CLR_MASK;
   /* SSLA1_A : P102 */
// PFS->P102PFS &= R_PIN_PRV_CLR_MASK;
   /* SSLA1_B : P013 */
// PFS->P013PFS &= R_PIN_PRV_CLR_MASK;
   /* SSLA2 A : P101 */
   PFS->P101PFS &= R_PIN_PRV_CLR_MASK;
   /* SSLA2_B : P014 */
// PFS->P014PFS &= R_PIN_PRV_CLR_MASK;
   /* SSLA3 A : P100 */
// PFS->P100PFS &= R_PIN_PRV_CLR_MASK;
   /* SSLA3_B : P015 */
   PFS->P015PFS &= R_PIN_PRV_CLR_MASK;
   /* Enable protection for PFS function (Set to PWPR register) */
   R_SYS_RegisterProtectEnable(SYSTEM_REG_PROTECT_MPC);
}/* End of function R_RSPI_Pinclr_CH0() */
```

Figure 5-3 Coding Example for Setting Pin Configuration (3/3)

### 5.3 SSL Pin Control Using Control Function

When using the Control function (ARM\_SPI\_CONTROL\_SS command) to control the SSL pin by software, set the pins to be used as the SSL pin using SPIn\_RTS\_PORT and SPIn\_RTS\_PIN (n=0, 1) in the r\_spi\_cfg.h file. For SS operation selection when selecting the operating mode using the Control function, specify ARM\_SPI\_SS\_MASTER\_SW (slave select control under software control is used during master operation) or ARM\_SPI\_SS\_SLAVE\_SW (slave select control under software control is monitored during slave operation); do not set hardware slave select control.

Figure 5-4 shows an example for setting the software controlled SSL pin to PORT107 with SPI0.

```
...
/* When using the ARM_SPI_CONTROL_SS command, cancel the following comment and set the terminal to use */
#define SPI0_SS_PORT (PORT1->PODR)
#define SPI0_SS_PIN (7)
/*Selects P107 as the SS pin. */
...
```

Figure 5-4 Pin Setting Example for Using SSL Pin under Software Control

#### 5.4 Timeout for clearing interrupt enable bit 0

The SPCR.SPRIE bit and SPCR.SPTIE bit 0 clear wait processing timeout time in the spi\_ir\_flag\_clear function is defined by SYSTEM\_CFG\_API\_TIMEOUT\_COUNT in r\_system\_cfg.h. To change the timeout time, change the value of SYSTEM\_CFG\_API\_TIMEOUT\_COUNT in r\_system\_cfg.h (Note). An example of setting the timeout time is shown in Figure 5-5.

Note. SYSTEM\_CFG\_API\_TIMEOUT\_COUNT is a common definition in the RE01 group CMSIS software package. The waiting time for changing register settings other than this driver is also changed.

Figure 5-5 SYSTEM CFG API TIMEOUT COUNT setting example

### 5.5 Power supply open control register (VOCR) setting

Use this driver after setting the power supply open control register (VOCR).

The VOCR register prevents indefinite inputs from entering the power domain that is not supplied with power. For this reason, the VOCR register is set to shut off the input signal after reset. In this state, the input signal is not propagated inside the device. For details, refer to "VOCR (Power Supply Open Control) Register Settings" in "RE01 1500KB, 256KB Group Startup Guide to Development Using CMSIS Package R01AN4660".

#### 5.6 Resuming communication in slave mode and CPHA0

When CPHA (clock phase) is set to 0 (data sampling at the rising edge, data change at the falling edge) in slave mode, resuming communication during the last half of RSPCK cycle may cause incorrect operations such as underrun error or bit shifts.

After calling the callback function or after ensuring that SPI status is ready by using GetStatus function, wait for half RSPCK cycle before restarting the communication.

Figure 5-6 shows the example of restarting communication in slave mode when CPHA0 is set.

```
static uint8_t tx_data[3] = {0x01, 0x02, 0x03};
* callback function
                static void spi_callback(uint32_t event)
  switch( event )
     case ARM_SPI_EVENT_TRANSFER_COMPLETE:
        /* RSPCK half cycle wait (5us for communication speed 100kbps) */
        R_SYS_SoftwareDelay(5, SYSTEM_DELAY_UNITS_MICROSECONDS);
        /* restart */
        spi0Drv->Send(&tx_data[0], 3);
     break;
     case ARM_SPI_EVENT_DATA_LOST:
     default:
        /* Describes processing when a communication error occurs */
     break;
  /* End of function spi_callback() */
```

Figure 5-6 Example of restarting communication in slave mode and CPHA0

# 5.7 SSL signal control during multiple data communication

In this driver, the SSL signal is negated ("H") for each data communication. If you want to keep the SSL signal at the active level ("L") until all data communication is completed during multiple data communication, use clock synchronous communication (3-wire type) and control the SSL signal with software. Figure 5-7 shows an example of SSL signal software control operation during multiple data communication.



Figure 5-7 Example of SSL signal software control operation during multiple data communication

- (1) When the SSL signal is set to active with the ARM\_SPI\_CONTROL\_SS command (ARM\_SPI\_SS\_ACTIVE) of the Control function, the SSL signal becomes "L".
- (2) When all data communication is completed, if the SSL signal is set to inactive using the ARM\_SPI\_CONTROL\_SS command (ARM\_SPI\_SS\_INACTIVE) of the Control function, the SSL signal becomes "H".

#### Reference Documents

User's Manual: Hardware

RE01 1500KB Group User's Manual: Hardware R01UH0796 RE01 256KB Group User's Manual: Hardware R01UH0894 (The latest version can be downloaded from the Renesas Electronics website.)

RE01 Group CMSIS Package Startup Guide

RE01 1500KB, 256KB Group Startup Guide to Development Using CMSIS Package R01AN4660 (The latest version can be downloaded from the Renesas Electronics website.)

Technical Update/Technical News

(The latest version can be downloaded from the Renesas Electronics website.)

User's Manual: Development Tools

(The latest version can be downloaded from the Renesas Electronics website.)



# **Revision History**

|      |             | Description    |                                                                                                                         |
|------|-------------|----------------|-------------------------------------------------------------------------------------------------------------------------|
| Rev. | Date        | Page           | Summary                                                                                                                 |
| 1.00 | Oct.10.2019 | _              | First edition issued                                                                                                    |
| 1.01 | Dec.02.2019 | 12,<br>119~123 | Modification to comment out default pin setting of pin.c                                                                |
| 1.03 | Feb.27.2020 | 7~10,<br>16,80 | Modified description of SPI control command (bit order definition)                                                      |
|      |             | Program        | Fixed a bug that the setting was reversed for the bit order specified by the SPI control command (bit order definition) |
| 1.04 | Mar.5.2020  |                | Compatible with 256KB group                                                                                             |
|      |             | Program        | The 256KB group specifications are shown below.                                                                         |
|      |             | (256KB)        | <ul> <li>8-bit access SPI data register name change<br/>(Change from SPDR_HH to SPDR_BY)</li> </ul>                     |
| 1.05 | Apr.17.2020 | Program        | Changed the configuration so that it can be built without                                                               |
|      |             |                | DMAC and DTC drivers.                                                                                                   |

# General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products

The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

#### 1. Precaution against Electrostatic Discharge (ESD)

A strong electrical field, when exposed to a CMOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop the generation of static electricity as much as possible, and quickly dissipate it when it occurs. Environmental control must be adequate. When it is dry, a humidifier should be used. This is recommended to avoid using insulators that can easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors must be grounded. The operator must also be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions must be taken for printed circuit boards with mounted semiconductor devices.

#### 2. Processing at power-on

The state of the product is undefined at the time when power is supplied. The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the time when power is supplied. In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the time when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the time when power is supplied until the power reaches the level at which resetting is specified.

#### 3. Input of signal during power-off state

Do not input signals or an I/O pull-up power supply while the device is powered off. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Follow the guideline for input signal during power-off state as described in your product documentation.

#### 4. Handling of unused pins

Handle unused pins in accordance with the directions given under handling of unused pins in the manual. The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of the LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible.

#### 5. Clock signals

After applying a reset, only release the reset line after the operating clock signal becomes stable. When switching the clock signal during program execution, wait until the target clock signal is stabilized. When the clock signal is generated with an external resonator or from an external oscillator during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Additionally, when switching to a clock signal produced with an external resonator or by an external oscillator while program execution is in progress, wait until the target clock signal is stable.

#### 6. Voltage application waveform at input pin

Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.) due to noise, for example, the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.).

#### 7. Prohibition of access to reserved addresses

Access to reserved addresses is prohibited. The reserved addresses are provided for possible future expansion of functions. Do not access these addresses as the correct operation of the LSI is not guaranteed.

#### 8. Differences between products

Before changing from one product to another, for example to a product with a different part number, confirm that the change will not lead to problems. The characteristics of a microprocessing unit or microcontroller unit products in the same group but having a different part number might differ in terms of internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.

#### **Notice**

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
- Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others
- 4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- 11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.
- (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.
- (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.4.0-1 November 2017)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

# **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/.